x86: Support Intel Cherry Hill board
This adds support to Intel Cherry Hill board, a board based on Intel Braswell SoC. The following devices are validated: - serial port as the serial console - on-board Realtek 8169 ethernet controller - SATA AHCI controller - EMMC/SDHC controller - USB 3.0 xHCI controller - PCIe x1 slot with a graphics card - ICH SPI controller with an 8MB Macronix SPI flash - Integrated graphics device as the video console Signed-off-by: Bin Meng <bmeng.cn@gmail.com> Reviewed-by: Simon Glass <sjg@chromium.org>
This commit is contained in:
parent
507f1024b8
commit
eb45787b39
@ -3,6 +3,7 @@
|
||||
#
|
||||
|
||||
dtb-y += bayleybay.dtb \
|
||||
cherryhill.dtb \
|
||||
chromebook_link.dtb \
|
||||
chromebox_panther.dtb \
|
||||
chromebook_samus.dtb \
|
||||
|
215
arch/x86/dts/cherryhill.dts
Normal file
215
arch/x86/dts/cherryhill.dts
Normal file
@ -0,0 +1,215 @@
|
||||
/*
|
||||
* Copyright (C) 2017, Bin Meng <bmeng.cn@gmail.com>
|
||||
*
|
||||
* SPDX-License-Identifier: GPL-2.0+
|
||||
*/
|
||||
|
||||
/dts-v1/;
|
||||
|
||||
#include <asm/arch-braswell/fsp/fsp_configs.h>
|
||||
#include <dt-bindings/interrupt-router/intel-irq.h>
|
||||
|
||||
/include/ "skeleton.dtsi"
|
||||
/include/ "serial.dtsi"
|
||||
/include/ "rtc.dtsi"
|
||||
/include/ "tsc_timer.dtsi"
|
||||
|
||||
/ {
|
||||
model = "Intel Cherry Hill";
|
||||
compatible = "intel,cherryhill", "intel,braswell";
|
||||
|
||||
aliases {
|
||||
serial0 = &serial;
|
||||
spi0 = &spi;
|
||||
};
|
||||
|
||||
config {
|
||||
silent_console = <0>;
|
||||
};
|
||||
|
||||
chosen {
|
||||
stdout-path = "/serial";
|
||||
};
|
||||
|
||||
cpus {
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
|
||||
cpu@0 {
|
||||
device_type = "cpu";
|
||||
compatible = "intel,braswell-cpu";
|
||||
reg = <0>;
|
||||
intel,apic-id = <0>;
|
||||
};
|
||||
|
||||
cpu@1 {
|
||||
device_type = "cpu";
|
||||
compatible = "intel,braswell-cpu";
|
||||
reg = <1>;
|
||||
intel,apic-id = <2>;
|
||||
};
|
||||
|
||||
cpu@2 {
|
||||
device_type = "cpu";
|
||||
compatible = "intel,braswell-cpu";
|
||||
reg = <2>;
|
||||
intel,apic-id = <4>;
|
||||
};
|
||||
|
||||
cpu@3 {
|
||||
device_type = "cpu";
|
||||
compatible = "intel,braswell-cpu";
|
||||
reg = <3>;
|
||||
intel,apic-id = <6>;
|
||||
};
|
||||
};
|
||||
|
||||
pci {
|
||||
compatible = "pci-x86";
|
||||
#address-cells = <3>;
|
||||
#size-cells = <2>;
|
||||
u-boot,dm-pre-reloc;
|
||||
ranges = <0x02000000 0x0 0x80000000 0x80000000 0 0x40000000
|
||||
0x42000000 0x0 0xc0000000 0xc0000000 0 0x20000000
|
||||
0x01000000 0x0 0x2000 0x2000 0 0xe000>;
|
||||
|
||||
pch@1f,0 {
|
||||
reg = <0x0000f800 0 0 0 0>;
|
||||
compatible = "intel,pch9";
|
||||
#address-cells = <1>;
|
||||
#size-cells = <1>;
|
||||
|
||||
irq-router {
|
||||
compatible = "intel,irq-router";
|
||||
intel,pirq-config = "ibase";
|
||||
intel,ibase-offset = <0x50>;
|
||||
intel,pirq-link = <8 8>;
|
||||
intel,pirq-mask = <0xdee0>;
|
||||
intel,pirq-routing = <
|
||||
/* Braswell PCI devices */
|
||||
PCI_BDF(0, 2, 0) INTA PIRQA
|
||||
PCI_BDF(0, 3, 0) INTA PIRQA
|
||||
PCI_BDF(0, 11, 0) INTA PIRQA
|
||||
PCI_BDF(0, 16, 0) INTA PIRQA
|
||||
PCI_BDF(0, 17, 0) INTA PIRQA
|
||||
PCI_BDF(0, 18, 0) INTA PIRQA
|
||||
PCI_BDF(0, 19, 0) INTA PIRQA
|
||||
PCI_BDF(0, 20, 0) INTA PIRQA
|
||||
PCI_BDF(0, 21, 0) INTA PIRQA
|
||||
PCI_BDF(0, 24, 0) INTA PIRQA
|
||||
PCI_BDF(0, 24, 1) INTC PIRQC
|
||||
PCI_BDF(0, 24, 2) INTD PIRQD
|
||||
PCI_BDF(0, 24, 3) INTB PIRQB
|
||||
PCI_BDF(0, 24, 4) INTA PIRQA
|
||||
PCI_BDF(0, 24, 5) INTC PIRQC
|
||||
PCI_BDF(0, 24, 6) INTD PIRQD
|
||||
PCI_BDF(0, 24, 7) INTB PIRQB
|
||||
PCI_BDF(0, 26, 0) INTA PIRQA
|
||||
PCI_BDF(0, 27, 0) INTA PIRQA
|
||||
PCI_BDF(0, 28, 0) INTA PIRQA
|
||||
PCI_BDF(0, 28, 1) INTB PIRQB
|
||||
PCI_BDF(0, 28, 2) INTC PIRQC
|
||||
PCI_BDF(0, 28, 3) INTD PIRQD
|
||||
PCI_BDF(0, 30, 0) INTA PIRQA
|
||||
PCI_BDF(0, 30, 3) INTA PIRQA
|
||||
PCI_BDF(0, 30, 4) INTA PIRQA
|
||||
PCI_BDF(0, 31, 0) INTB PIRQB
|
||||
PCI_BDF(0, 31, 3) INTB PIRQB
|
||||
|
||||
/*
|
||||
* PCIe root ports downstream
|
||||
* interrupts
|
||||
*/
|
||||
PCI_BDF(1, 0, 0) INTA PIRQA
|
||||
PCI_BDF(1, 0, 0) INTB PIRQB
|
||||
PCI_BDF(1, 0, 0) INTC PIRQC
|
||||
PCI_BDF(1, 0, 0) INTD PIRQD
|
||||
PCI_BDF(2, 0, 0) INTA PIRQB
|
||||
PCI_BDF(2, 0, 0) INTB PIRQC
|
||||
PCI_BDF(2, 0, 0) INTC PIRQD
|
||||
PCI_BDF(2, 0, 0) INTD PIRQA
|
||||
PCI_BDF(3, 0, 0) INTA PIRQC
|
||||
PCI_BDF(3, 0, 0) INTB PIRQD
|
||||
PCI_BDF(3, 0, 0) INTC PIRQA
|
||||
PCI_BDF(3, 0, 0) INTD PIRQB
|
||||
PCI_BDF(4, 0, 0) INTA PIRQD
|
||||
PCI_BDF(4, 0, 0) INTB PIRQA
|
||||
PCI_BDF(4, 0, 0) INTC PIRQB
|
||||
PCI_BDF(4, 0, 0) INTD PIRQC
|
||||
>;
|
||||
};
|
||||
|
||||
spi: spi {
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
compatible = "intel,ich9-spi";
|
||||
|
||||
spi-flash@0 {
|
||||
#address-cells = <1>;
|
||||
#size-cells = <1>;
|
||||
reg = <0>;
|
||||
compatible = "macronix,mx25u6435f", "spi-flash";
|
||||
memory-map = <0xff800000 0x00800000>;
|
||||
rw-mrc-cache {
|
||||
label = "rw-mrc-cache";
|
||||
reg = <0x005e0000 0x00010000>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
fsp {
|
||||
compatible = "intel,braswell-fsp";
|
||||
fsp,memory-upd {
|
||||
compatible = "intel,braswell-fsp-memory";
|
||||
fsp,mrc-init-tseg-size = <MRC_INIT_TSEG_SIZE_4MB>;
|
||||
fsp,mrc-init-mmio-size = <MRC_INIT_MMIO_SIZE_2048MB>;
|
||||
fsp,mrc-init-spd-addr1 = <0xa0>;
|
||||
fsp,mrc-init-spd-addr2 = <0xa2>;
|
||||
fsp,igd-dvmt50-pre-alloc = <IGD_DVMT50_PRE_ALLOC_32MB>;
|
||||
fsp,aperture-size = <APERTURE_SIZE_256MB>;
|
||||
fsp,gtt-size = <GTT_SIZE_1MB>;
|
||||
fsp,enable-dvfs;
|
||||
fsp,memory-type = <DRAM_TYPE_DDR3>;
|
||||
};
|
||||
fsp,silicon-upd {
|
||||
compatible = "intel,braswell-fsp-silicon";
|
||||
fsp,sdcard-mode = <SDCARD_MODE_PCI>;
|
||||
fsp,enable-hsuart1;
|
||||
fsp,enable-sata;
|
||||
fsp,enable-xhci;
|
||||
fsp,lpe-mode = <LPE_MODE_PCI>;
|
||||
fsp,enable-dma0;
|
||||
fsp,enable-dma1;
|
||||
fsp,enable-i2c0;
|
||||
fsp,enable-i2c1;
|
||||
fsp,enable-i2c2;
|
||||
fsp,enable-i2c3;
|
||||
fsp,enable-i2c4;
|
||||
fsp,enable-i2c5;
|
||||
fsp,enable-i2c6;
|
||||
fsp,emmc-mode = <EMMC_MODE_PCI>;
|
||||
fsp,sata-speed = <SATA_SPEED_GEN3>;
|
||||
fsp,pmic-i2c-bus = <0>;
|
||||
fsp,enable-isp;
|
||||
fsp,isp-pci-dev-config = <ISP_PCI_DEV_CONFIG_2>;
|
||||
fsp,turbo-mode;
|
||||
fsp,pnp-settings = <PNP_SETTING_POWER_AND_PERF>;
|
||||
fsp,sd-detect-chk;
|
||||
};
|
||||
};
|
||||
|
||||
microcode {
|
||||
update@0 {
|
||||
#include "microcode/m01406c2220.dtsi"
|
||||
};
|
||||
update@1 {
|
||||
#include "microcode/m01406c3363.dtsi"
|
||||
};
|
||||
update@2 {
|
||||
#include "microcode/m01406c440a.dtsi"
|
||||
};
|
||||
};
|
||||
|
||||
};
|
@ -18,6 +18,15 @@ config TARGET_BAYLEYBAY
|
||||
4GB memory, HDMI/DP/VGA display, HD audio, SATA, USB2, USB3, SD, eMMC,
|
||||
PCIe and some other sensor interfaces.
|
||||
|
||||
config TARGET_CHERRYHILL
|
||||
bool "Cherry Hill"
|
||||
help
|
||||
This is the Intel Cherry Hill Customer Reference Board. It is in a
|
||||
mini-ITX form factor containing the Intel Braswell SoC, which has
|
||||
a 64-bit quad-core, single-thread, Intel Atom processor, along with
|
||||
serial console, 10/100/1000 Ethernet, SD-Card, USB 2/3, SATA, PCIe,
|
||||
some GPIOs, one HDMI and two DP video out.
|
||||
|
||||
config TARGET_COUGARCANYON2
|
||||
bool "Cougar Canyon 2"
|
||||
help
|
||||
@ -69,6 +78,7 @@ config TARGET_MINNOWMAX
|
||||
endchoice
|
||||
|
||||
source "board/intel/bayleybay/Kconfig"
|
||||
source "board/intel/cherryhill/Kconfig"
|
||||
source "board/intel/cougarcanyon2/Kconfig"
|
||||
source "board/intel/crownbay/Kconfig"
|
||||
source "board/intel/edison/Kconfig"
|
||||
|
25
board/intel/cherryhill/Kconfig
Normal file
25
board/intel/cherryhill/Kconfig
Normal file
@ -0,0 +1,25 @@
|
||||
if TARGET_CHERRYHILL
|
||||
|
||||
config SYS_BOARD
|
||||
default "cherryhill"
|
||||
|
||||
config SYS_VENDOR
|
||||
default "intel"
|
||||
|
||||
config SYS_SOC
|
||||
default "braswell"
|
||||
|
||||
config SYS_CONFIG_NAME
|
||||
default "cherryhill"
|
||||
|
||||
config SYS_TEXT_BASE
|
||||
default 0xffe00000
|
||||
|
||||
config BOARD_SPECIFIC_OPTIONS # dummy
|
||||
def_bool y
|
||||
select X86_RESET_VECTOR
|
||||
select INTEL_BRASWELL
|
||||
select BOARD_ROMSIZE_KB_8192
|
||||
select SPI_FLASH_MACRONIX
|
||||
|
||||
endif
|
6
board/intel/cherryhill/MAINTAINERS
Normal file
6
board/intel/cherryhill/MAINTAINERS
Normal file
@ -0,0 +1,6 @@
|
||||
INTEL CHERRYHILL BOARD
|
||||
M: Bin Meng <bmeng.cn@gmail.com>
|
||||
S: Maintained
|
||||
F: board/intel/cherryhill/
|
||||
F: include/configs/cherryhill.h
|
||||
F: configs/cherryhill_defconfig
|
7
board/intel/cherryhill/Makefile
Normal file
7
board/intel/cherryhill/Makefile
Normal file
@ -0,0 +1,7 @@
|
||||
#
|
||||
# Copyright (C) 2017, Bin Meng <bmeng.cn@gmail.com>
|
||||
#
|
||||
# SPDX-License-Identifier: GPL-2.0+
|
||||
#
|
||||
|
||||
obj-y += cherryhill.o start.o
|
596
board/intel/cherryhill/cherryhill.c
Normal file
596
board/intel/cherryhill/cherryhill.c
Normal file
@ -0,0 +1,596 @@
|
||||
/*
|
||||
* Copyright (C) 2017, Bin Meng <bmeng.cn@gmail.com>
|
||||
*
|
||||
* SPDX-License-Identifier: GPL-2.0+
|
||||
*/
|
||||
|
||||
#include <common.h>
|
||||
#include <asm/arch/gpio.h>
|
||||
#include <asm/fsp/fsp_support.h>
|
||||
|
||||
static const struct gpio_family gpio_family[] = {
|
||||
GPIO_FAMILY_CONF("SOUTHEAST_2_hshvfamily_2x3_rcomp_7_0", NA, 0,
|
||||
VOLT_1_8, NA, NA, NA, 0, ENABLE, 2, SOUTHEAST),
|
||||
|
||||
/* end of the table */
|
||||
GPIO_FAMILY_CONF("GPIO FAMILY TABLE END", NA, 0,
|
||||
VOLT_1_8, NA, NA, NA, 0, DISABLE, 0, TERMINATOR),
|
||||
};
|
||||
|
||||
static const struct gpio_pad gpio_pad[] = {
|
||||
GPIO_PAD_CONF("N37: CX_PRDY_B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 29, NA, 0x4c38, NORTH),
|
||||
GPIO_PAD_CONF("N35: CX_PRDY_B_2", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 27, NA, 0x4c28, NORTH),
|
||||
GPIO_PAD_CONF("N39: CX_PREQ_B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 20, NA, 0x4858, NORTH),
|
||||
GPIO_PAD_CONF("N48: GP_CAMERASB00", GPIO, M1, GPO, LOW,
|
||||
NA, NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 37, NA, 0x5018, NORTH),
|
||||
GPIO_PAD_CONF("N53: GP_CAMERASB01", GPIO, M1, GPO, LOW,
|
||||
NA, NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 42, NA, 0x5040, NORTH),
|
||||
GPIO_PAD_CONF("N46: GP_CAMERASB02", GPIO, M1, GPO, LOW,
|
||||
NA, NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 35, NA, 0x5008, NORTH),
|
||||
GPIO_PAD_CONF("N51: GP_CAMERASB03", GPIO, M1, GPO, LOW,
|
||||
NA, NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 40, NA, 0x5030, NORTH),
|
||||
GPIO_PAD_CONF("N56: GP_CAMERASB04", GPIO, M1, GPO, LOW,
|
||||
NA, NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 45, NA, 0x5058, NORTH),
|
||||
GPIO_PAD_CONF("N45: GP_CAMERASB05", GPIO, M1, GPO, LOW,
|
||||
NA, NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 34, NA, 0x5000, NORTH),
|
||||
GPIO_PAD_CONF("N49: GP_CAMERASB06", GPIO, M1, GPO, LOW,
|
||||
NA, NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 38, NA, 0x5020, NORTH),
|
||||
GPIO_PAD_CONF("N54: GP_CAMERASB07", GPIO, M1, GPO, LOW,
|
||||
NA, NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 43, NA, 0x5048, NORTH),
|
||||
GPIO_PAD_CONF("N47: GP_CAMERASB08", GPIO, M1, GPO, LOW,
|
||||
NA, NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 36, NA, 0x5010, NORTH),
|
||||
GPIO_PAD_CONF("N52: GP_CAMERASB09", GPIO, M1, GPO, LOW,
|
||||
NA, NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 41, NA, 0x5038, NORTH),
|
||||
GPIO_PAD_CONF("N50: GP_CAMERASB10", GPIO, M1, GPO, LOW,
|
||||
NA, NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 39, NA, 0x5028, NORTH),
|
||||
GPIO_PAD_CONF("N55: GP_CAMERASB11", GPIO, M1, GPO, LOW,
|
||||
NA, NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 44, NA, 0x5050, NORTH),
|
||||
GPIO_PAD_CONF("N00: GPIO_DFX0", NATIVE, M5, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 0, NA, 0x4400, NORTH),
|
||||
GPIO_PAD_CONF("N03: GPIO_DFX1", NATIVE, M5, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 3, NA, 0x4418, NORTH),
|
||||
GPIO_PAD_CONF("N07: GPIO_DFX2", NATIVE, M5, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 2, NA, 0x4438, NORTH),
|
||||
GPIO_PAD_CONF("N01: GPIO_DFX3", NATIVE, M5, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, INV_TX_ENABLE,
|
||||
NA, 1, NA, 0x4408, NORTH),
|
||||
GPIO_PAD_CONF("N05: GPIO_DFX4", GPIO, M1, GPO, HIGH, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 5, NA, 0x4428, NORTH),
|
||||
GPIO_PAD_CONF("N04: GPIO_DFX5", GPIO, M1, GPO, HIGH, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 4, NA, 0x4420, NORTH),
|
||||
GPIO_PAD_CONF("N08: GPIO_DFX6", NATIVE, M8, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 8, NA, 0x4440, NORTH),
|
||||
GPIO_PAD_CONF("N02: GPIO_DFX7", GPIO, M1, GPO, LOW, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 2, NA, 0x4410, NORTH),
|
||||
GPIO_PAD_CONF("N15: GPIO_SUS0", GPIO, M1, GPI, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 9 , NA, 0x4800, NORTH),
|
||||
GPIO_PAD_CONF("N19: GPIO_SUS1", GPIO, M1, GPI, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 13, NA, 0x4820, NORTH),
|
||||
GPIO_PAD_CONF("N24: GPIO_SUS2", GPIO, M1, GPI, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 18, NA, 0x4848, NORTH),
|
||||
GPIO_PAD_CONF("N17: GPIO_SUS3", NATIVE, M6, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 11, NA, 0x4810, NORTH),
|
||||
GPIO_PAD_CONF("N22: GPIO_SUS4", GPIO, M1, GPO, HIGH, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 16, NA, 0x4838, NORTH),
|
||||
GPIO_PAD_CONF("N20: GPIO_SUS5", GPIO, M1, GPO, HIGH, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 14, NA, 0x4828, NORTH),
|
||||
GPIO_PAD_CONF("N25: GPIO_SUS6", GPIO, M1, GPI, NA, NA,
|
||||
TRIG_EDGE_LOW, L9, NA, NA, NA, NON_MASKABLE,
|
||||
EN_EDGE_RX_DATA, NO_INVERSION,
|
||||
NA, 19, SCI, 0x4850, NORTH),
|
||||
GPIO_PAD_CONF("N18: GPIO_SUS7", GPIO, M1, GPI, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 12, SMI, 0x4818, NORTH),
|
||||
GPIO_PAD_CONF("N71: HV_DDI0_DDC_SCL", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 57, NA, 0x5458, NORTH),
|
||||
GPIO_PAD_CONF("N66: HV_DDI0_DDC_SDA", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 52, NA, 0x5430, NORTH),
|
||||
GPIO_PAD_CONF("N61: HV_DDI0_HPD", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, INV_TX_ENABLE,
|
||||
NA, 47, NA, 0x5408, NORTH),
|
||||
GPIO_PAD_CONF("N64: HV_DDI1_HPD", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, INV_TX_ENABLE,
|
||||
NA, 50, NA, 0x5420, NORTH),
|
||||
GPIO_PAD_CONF("N67: HV_DDI2_DDC_SCL", NATIVE, M3, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 53, NA, 0x5438, NORTH),
|
||||
GPIO_PAD_CONF("N62: HV_DDI2_DDC_SDA", NATIVE, M3, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 48, NA, 0x5410, NORTH),
|
||||
GPIO_PAD_CONF("N68: HV_DDI2_HPD", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, INV_TX_ENABLE,
|
||||
NA, 54, NA, 0x5440, NORTH),
|
||||
GPIO_PAD_CONF("N65: PANEL0_BKLTCTL", GPIO, M1, GPI, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 51, NA, 0x5428, NORTH),
|
||||
GPIO_PAD_CONF("N60: PANEL0_BKLTEN", GPIO, M1, GPI, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 46, NA, 0x5400, NORTH),
|
||||
GPIO_PAD_CONF("N72: PANEL0_VDDEN", GPIO, M1, GPI, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 58, NA, 0x5460, NORTH),
|
||||
GPIO_PAD_CONF("N63: PANEL1_BKLTCTL", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 49, NA, 0x5418, NORTH),
|
||||
GPIO_PAD_CONF("N70: PANEL1_BKLTEN", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 56, NA, 0x5450, NORTH),
|
||||
GPIO_PAD_CONF("N69: PANEL1_VDDEN", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 55, NA, 0x5448, NORTH),
|
||||
GPIO_PAD_CONF("N32: PROCHOT_B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 24, NA, 0x4c10, NORTH),
|
||||
GPIO_PAD_CONF("N16: SEC_GPIO_SUS10", GPIO, M1, GPI, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 10, NA, 0x4808, NORTH),
|
||||
GPIO_PAD_CONF("N21: SEC_GPIO_SUS11", GPIO, M1, GPI, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 15, NA, 0x4830, NORTH),
|
||||
GPIO_PAD_CONF("N23: SEC_GPIO_SUS8", GPIO, M1, GPI, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 17, NA, 0x4840, NORTH),
|
||||
GPIO_PAD_CONF("N27: SEC_GPIO_SUS9", GPIO, M1, GPI, LOW, NA,
|
||||
TRIG_LEVEL, L15, NA, NA, NA, NON_MASKABLE,
|
||||
EN_RX_DATA, INV_RX_DATA,
|
||||
NA, 21, SCI, 0x4860, NORTH),
|
||||
GPIO_PAD_CONF("N31: TCK", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 23, NA, 0x4c08, NORTH),
|
||||
GPIO_PAD_CONF("N41: TDI", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 33, NA, 0x4c58, NORTH),
|
||||
GPIO_PAD_CONF("N39: TDO", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 31, NA, 0x4c48, NORTH),
|
||||
GPIO_PAD_CONF("N36: TDO_2", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 28, NA, 0x4c30, NORTH),
|
||||
GPIO_PAD_CONF("N34: TMS", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 26, NA, 0x4c20, NORTH),
|
||||
GPIO_PAD_CONF("N30: TRST_B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 22, NA, 0x4c00, NORTH),
|
||||
|
||||
GPIO_PAD_CONF("E21: MF_ISH_GPIO_0", GPIO, M1, GPI, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 18, NA, 0x4830, EAST),
|
||||
GPIO_PAD_CONF("E18: MF_ISH_GPIO_1", GPIO, M1, GPI, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 15, NA, 0x4818, EAST),
|
||||
GPIO_PAD_CONF("E24: MF_ISH_GPIO_2", GPIO, M1, GPI, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 21, NA, 0x4848, EAST),
|
||||
GPIO_PAD_CONF("E15: MF_ISH_GPIO_3", GPIO, M1, GPI, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 12, NA, 0x4800, EAST),
|
||||
GPIO_PAD_CONF("E22: MF_ISH_GPIO_4", GPIO, M1, GPI, NA, NA,
|
||||
NA, L0, NA, NA, NA, NON_MASKABLE, NA, NO_INVERSION,
|
||||
NA, 19, NA, 0x4838, EAST),
|
||||
GPIO_PAD_CONF("E19: MF_ISH_GPIO_5", GPIO, M1, GPO, HIGH, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 16, NA, 0x4820, EAST),
|
||||
GPIO_PAD_CONF("E25: MF_ISH_GPIO_6", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 22, NA, 0x4850, EAST),
|
||||
GPIO_PAD_CONF("E16: MF_ISH_GPIO_7", GPIO, M1, GPO, HIGH, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 13, NA, 0x4808, EAST),
|
||||
GPIO_PAD_CONF("E23: MF_ISH_GPIO_8", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 20, NA, 0x4840, EAST),
|
||||
GPIO_PAD_CONF("E20: MF_ISH_GPIO_9", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 17, NA, 0x4828, EAST),
|
||||
GPIO_PAD_CONF("E26: MF_ISH_I2C1_SDA", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 23, NA, 0x4858, EAST),
|
||||
GPIO_PAD_CONF("E17: MF_ISH_I2C1_SCL", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 14, NA, 0x4810, EAST),
|
||||
GPIO_PAD_CONF("E04: PMU_AC_PRESENT", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 4, NA, 0x4420, EAST),
|
||||
GPIO_PAD_CONF("E01: PMU_BATLOW_B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 1, NA, 0x4408, EAST),
|
||||
GPIO_PAD_CONF("E05: PMU_PLTRST_B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 5, NA, 0x4428, EAST),
|
||||
GPIO_PAD_CONF("E07: PMU_SLP_LAN_B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 7, NA, 0x4438, EAST),
|
||||
GPIO_PAD_CONF("E03: PMU_SLP_S0IX_B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 3, NA, 0x4418, EAST),
|
||||
GPIO_PAD_CONF("E00: PMU_SLP_S3_B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 0, NA, 0x4400, EAST),
|
||||
GPIO_PAD_CONF("E09: PMU_SLP_S4_B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 9, NA, 0x4448, EAST),
|
||||
GPIO_PAD_CONF("E06: PMU_SUSCLK", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 6, NA, 0x4430, EAST),
|
||||
GPIO_PAD_CONF("E10: PMU_WAKE_B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_1K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 10, NA, 0x4450, EAST),
|
||||
GPIO_PAD_CONF("E11: PMU_WAKE_LAN_B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 11, NA, 0x4458, EAST),
|
||||
GPIO_PAD_CONF("E02: SUS_STAT_B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 2, NA, 0x4410, EAST),
|
||||
|
||||
GPIO_PAD_CONF("SE16: SDMMC1_CLK", NATIVE, M1, NA, NA, HIGH,
|
||||
NA, NA, P_20K_L, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 9, NA, 0x4808, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE23: SDMMC1_CMD", NATIVE, M1, NA, NA, HIGH,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 16, NA, 0x4840, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE17: SDMMC1_D0", NATIVE, M1, NA, NA, HIGH,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 10, NA, 0x4810, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE24: SDMMC1_D1", NATIVE, M1, NA, NA, HIGH,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 17, NA, 0x4848, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE20: SDMMC1_D2", NATIVE, M1, NA, NA, HIGH,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 13, NA, 0x4828, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE26: SDMMC1_D3_CD_B", NATIVE, M1, NA, NA, HIGH,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 19, NA, 0x4858, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE67: MMC1_D4_SD_WE", NATIVE, M1, NA, NA, HIGH,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 41, NA, 0x5438, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE65: MMC1_D5", NATIVE, M1, NA, NA, HIGH,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 39, NA, 0x5428, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE63: MMC1_D6", NATIVE, M1, NA, NA, HIGH,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 37, NA, 0x5418, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE68: MMC1_D7", NATIVE, M1, NA, NA, HIGH,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 42, NA, 0x5440, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE69: MMC1_RCLK", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 43, NA, 0x5448, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE77: GPIO_ALERT", GPIO, M1, GPI, NA, NA,
|
||||
TRIG_LEVEL, L2, NA, NA, NA, NON_MASKABLE,
|
||||
EN_RX_DATA, INV_RX_DATA,
|
||||
NA, 46, NA, 0x5810, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE79: ILB_SERIRQ", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 48, NA, 0x5820, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE51: MF_LPC_CLKOUT0", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_NONE, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 32, NA, 0x5030, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE49: MF_LPC_CLKOUT1", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 30, NA, 0x5020, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE47: MF_LPC_AD0", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 28, NA, 0x5010, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE52: MF_LPC_AD1", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 33, NA, 0x5038, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE45: MF_LPC_AD2", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 26, NA, 0x5000, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE50: MF_LPC_AD3", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 31, NA, 0x5028, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE46: LPC_CLKRUNB", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 27, NA, 0x5008, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE48: LPC_FRAMEB", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 29, NA, 0x5018, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE00: MF_PLT_CLK0", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 0, NA, 0x4400, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE02: MF_PLT_CLK1", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 1, NA, 0x4410, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE07: MF_PLT_CLK2", GPIO, M1, GPI, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 7, NA, 0x4438, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE04: MF_PLT_CLK3", GPIO, M1, GPI, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 4, NA, 0x4420, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE03: MF_PLT_CLK4", GPIO, M1, GPO, LOW, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 3, NA, 0x4418, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE06: MF_PLT_CLK5", GPIO, M3, GPO, LOW, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 6, NA, 0x4430, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE83: SUSPWRDNACK", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 52, NA, 0x5840, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE05: PWM0", GPIO, M1, GPO, LOW, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 5, NA, 0x4428, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE01: PWM1", GPIO, M1, GPO, HIGH, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 1, NA, 0x4408, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE85: SDMMC3_1P8_EN", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 54, NA, 0x5850, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE81: SDMMC3_CD_B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 50, NA, 0x5830, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE31: SDMMC3_CLK", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 21, NA, 0x4c08, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE34: SDMMC3_CMD", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 24, NA, 0x4c20, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE35: SDMMC3_D0", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 25, NA, 0x4c28, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE30: SDMMC3_D1", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 20, NA, 0x4c00, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE33: SDMMC3_D2", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 23, NA, 0x4c18, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE32: SDMMC3_D3", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 22, NA, 0x4c10, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE78: SDMMC3_PWR_EN_B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_L, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 47, NA, 0x5818, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE19: SDMMC2_CLK", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 12, NA, 0x4820, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE22: SDMMC2_CMD", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 15, NA, 0x4838, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE25: SDMMC2_D0", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 18, NA, 0x4850, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE18: SDMMC2_D1", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 11, NA, 0x4818, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE21: SDMMC2_D2", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 14, NA, 0x4830, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE15: SDMMC2_D3_CD_B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 8, NA, 0x4800, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE62: SPI1_CLK", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 36, NA, 0x5410, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE61: SPI1_CS0_B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 35, NA, 0x5408, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE66: SPI1_CS1_B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 40, NA, 0x5430, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE60: SPI1_MISO", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 34, NA, 0x5400, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE64: SPI1_MOSI", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 38, NA, 0x5420, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE80: USB_OC0_B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 49, NA, 0x5828, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SE75: USB_OC1_B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 44, NA, 0x5800, SOUTHEAST),
|
||||
GPIO_PAD_CONF("SW02: FST_SPI_CLK", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 2, NA, 0x4410, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW06: FST_SPI_CS0_B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 6, NA, 0x4430, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW04: FST_SPI_CS1_B", GPIO, M1, GPO, HIGH, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 4, NA, 0x4420, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW07: FST_SPI_CS2_B", GPIO, M1, GPO, LOW, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 7, NA, 0x4438, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW01: FST_SPI_D0", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 1, NA, 0x4408, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW05: FST_SPI_D1", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 5, NA, 0x4428, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW00: FST_SPI_D2", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 0, NA, 0x4400, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW03: FST_SPI_D3", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 3, NA, 0x4418, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW30: MF_HDA_CLK", NATIVE, M2, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 16, NA, 0x4c00, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW37: MF_HDA_DOCKENB", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 23, NA, 0x4c38, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW34: MF_HDA_DOCKRSTB", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 20, NA, 0x4c20, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW31: MF_HDA_RSTB", NATIVE, M2, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 17, NA, 0x4c08, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW32: MF_HDA_SDI0", NATIVE, M2, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 18, NA, 0x4c10, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW36: MF_HDA_SDI1", NATIVE, M2, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 22, NA, 0x4c30, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW33: MF_HDA_SDO", NATIVE, M2, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 19, NA, 0x4c18, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW35: MF_HDA_SYNC", NATIVE, M2, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 21, NA, 0x4c28, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW18: UART1_CTS_B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 11, NA, 0x4818, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW15: UART1_RTS_B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 8, NA, 0x4800, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW16: UART1_RXD", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 9, NA, 0x4808, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW20: UART1_TXD", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 13, NA, 0x4828, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW22: UART2_CTS_B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_NONE, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 15, NA, 0x4838, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW19: UART2_RTS_B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 12, NA, 0x4820, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW17: UART2_RXD", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_NONE, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 10, NA, 0x4810, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW21: UART2_TXD", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 14, NA, 0x4830, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW50: I2C4_SCL", NATIVE, M3, NA, NA, NA,
|
||||
NA, NA, P_1K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 29, NA, 0x5028, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW46: I2C4_SDA", NATIVE, M3, NA, NA, NA,
|
||||
NA, NA, P_1K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 25, NA, 0x5008, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW49: I2C_NFC_SDA", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, INV_TX_ENABLE,
|
||||
NA, 28, NA, 0x5020, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW52: I2C_NFC_SCL", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, INV_TX_ENABLE,
|
||||
NA, 31, NA, 0x5038, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW77: GP_SSP_2_CLK", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 50, NA, 0x5c10, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW81: GP_SSP_2_FS", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 54, NA, 0x5c30, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW79: GP_SSP_2_RXD", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 52, NA, 0x5c20, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW82: GP_SSP_2_TXD", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, INV_TX_ENABLE,
|
||||
NA, 55, NA, 0x5C38, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW90: PCIE_CLKREQ0B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 48, NA, 0x5c00, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW91: PCIE_CLKREQ1B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 49, NA, 0x5c08, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW93: PCIE_CLKREQ2B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 51, NA, 0x5c18, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW95: PCIE_CLKREQ3B", NATIVE, M2, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 53, NA, 0x5c28, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW75: SATA_GP0", GPIO, M1, GPO, HIGH, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 40, NA, 0x5800, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW76: SATA_GP1", GPIO, M1, GPI, HIGH, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 41, NA, 0x5808, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW78: SATA_GP2", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, ENABLE, NA, NA, NA, NO_INVERSION,
|
||||
NA, 43, NA, 0x5818, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW80: SATA_GP3", GPIO, M2, GPI, LOW, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 45, NA, 0x5828, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW77: SATA_LEDN", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, ENABLE, NA, NA, NA, NO_INVERSION,
|
||||
NA, 42, NA, 0x5810, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW79: MF_SMB_ALERTB", NATIVE, M1, NA, NA,
|
||||
NA, NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 44, NA, 0x5820, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW81: MF_SMB_CLK", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 46, NA, 0x5830, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW82: MF_SMB_DATA", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 47, NA, 0x5838, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW90: PCIE_CLKREQ0B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NA,
|
||||
NA, 48, NA, 0x5c00, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW91: PCIE_CLKREQ1B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NA,
|
||||
NA, 49, NA, 0x5c08, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW93: PCIE_CLKREQ2B", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NA,
|
||||
NA, 51, NA, 0x5c18, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW95: PCIE_CLKREQ3B", NATIVE, M2, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NA,
|
||||
NA, 53, NA, 0x5c28, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW75: SATA_GP0", GPIO, M1, GPO, HIGH, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA,
|
||||
NA, 40, NA, 0x5800, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW76: SATA_GP1", GPIO, M1, GPI, HIGH, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA,
|
||||
NA, 41, NA, 0x5808, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW78: SATA_GP2", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, ENABLE, NA, NA, NA, NA,
|
||||
NA, 43, NA, 0x5818, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW80: SATA_GP3", GPIO, M2, GPI, LOW, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NA,
|
||||
NA, 45, NA, 0x5828, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW77: SATA_LEDN", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, ENABLE, NA, NA, NA, NA,
|
||||
NA, 42, NA, 0x5810, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW79: MF_SMB_ALERTB", NATIVE, M1, NA, NA,
|
||||
NA, NA, NA, P_20K_H, NA, NA, NA, NA, NA,
|
||||
NA, 44, NA, 0x5820, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW81: MF_SMB_CLK", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NA,
|
||||
NA, 46, NA, 0x5830, SOUTHWEST),
|
||||
GPIO_PAD_CONF("SW82: MF_SMB_DATA", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, P_20K_H, NA, NA, NA, NA, NA,
|
||||
NA, 47, NA, 0x5838, SOUTHWEST),
|
||||
|
||||
/* end of the table */
|
||||
GPIO_PAD_CONF("GPIO PAD TABLE END", NATIVE, M1, NA, NA, NA,
|
||||
NA, NA, NA, NA, NA, NA, NA, NO_INVERSION,
|
||||
NA, 0, NA, 0, TERMINATOR),
|
||||
};
|
||||
|
||||
void update_fsp_gpio_configs(const struct gpio_family **family,
|
||||
const struct gpio_pad **pad)
|
||||
{
|
||||
*family = gpio_family;
|
||||
*pad = gpio_pad;
|
||||
}
|
9
board/intel/cherryhill/start.S
Normal file
9
board/intel/cherryhill/start.S
Normal file
@ -0,0 +1,9 @@
|
||||
/*
|
||||
* Copyright (C) 2017, Bin Meng <bmeng.cn@gmail.com>
|
||||
*
|
||||
* SPDX-License-Identifier: GPL-2.0+
|
||||
*/
|
||||
|
||||
.globl early_board_init
|
||||
early_board_init:
|
||||
jmp early_board_init_ret
|
36
configs/cherryhill_defconfig
Normal file
36
configs/cherryhill_defconfig
Normal file
@ -0,0 +1,36 @@
|
||||
CONFIG_X86=y
|
||||
CONFIG_VENDOR_INTEL=y
|
||||
CONFIG_DEFAULT_DEVICE_TREE="cherryhill"
|
||||
CONFIG_TARGET_CHERRYHILL=y
|
||||
CONFIG_DEBUG_UART=y
|
||||
CONFIG_SMP=y
|
||||
CONFIG_GENERATE_MP_TABLE=y
|
||||
CONFIG_SYS_CONSOLE_INFO_QUIET=y
|
||||
CONFIG_HUSH_PARSER=y
|
||||
CONFIG_CMD_CPU=y
|
||||
# CONFIG_CMD_IMLS is not set
|
||||
# CONFIG_CMD_FLASH is not set
|
||||
CONFIG_CMD_MMC=y
|
||||
CONFIG_CMD_SF=y
|
||||
CONFIG_CMD_SPI=y
|
||||
CONFIG_CMD_USB=y
|
||||
# CONFIG_CMD_SETEXPR is not set
|
||||
CONFIG_CMD_DHCP=y
|
||||
# CONFIG_CMD_NFS is not set
|
||||
CONFIG_CMD_PING=y
|
||||
CONFIG_CMD_TIME=y
|
||||
CONFIG_CMD_EXT2=y
|
||||
CONFIG_CMD_EXT4=y
|
||||
CONFIG_CMD_EXT4_WRITE=y
|
||||
CONFIG_CMD_FAT=y
|
||||
CONFIG_CMD_FS_GENERIC=y
|
||||
CONFIG_ISO_PARTITION=y
|
||||
CONFIG_EFI_PARTITION=y
|
||||
CONFIG_REGMAP=y
|
||||
CONFIG_SYSCON=y
|
||||
CONFIG_CPU=y
|
||||
CONFIG_RTL8169=y
|
||||
CONFIG_DEBUG_UART_BASE=0x3f8
|
||||
CONFIG_DEBUG_UART_CLOCK=1843200
|
||||
CONFIG_USB_STORAGE=y
|
||||
CONFIG_USB_KEYBOARD=y
|
@ -26,6 +26,7 @@ In this case, known as bare mode, from the fact that it runs on the
|
||||
are supported:
|
||||
|
||||
- Bayley Bay CRB
|
||||
- Cherry Hill CRB
|
||||
- Congatec QEVAL 2.0 & conga-QA3/E3845
|
||||
- Cougar Canyon 2 CRB
|
||||
- Crown Bay CRB
|
||||
@ -332,6 +333,35 @@ the default value 0xfffc0000.
|
||||
|
||||
---
|
||||
|
||||
Intel Cherry Hill specific instructions for bare mode:
|
||||
|
||||
This uses Intel FSP for Braswell platform. Download it from Intel FSP website,
|
||||
put the .fd file to the board directory and rename it to fsp.bin.
|
||||
|
||||
Extract descriptor.bin and me.bin from the original BIOS on the board using
|
||||
ifdtool and put them to the board directory as well.
|
||||
|
||||
Note the FSP package for Braswell does not ship a traditional legacy VGA BIOS
|
||||
image for the integrated graphics device. Instead a new binary called Video
|
||||
BIOS Table (VBT) is shipped. Put it to the board directory and rename it to
|
||||
vbt.bin if you want graphics support in U-Boot.
|
||||
|
||||
Now you can build U-Boot and obtain u-boot.rom
|
||||
|
||||
$ make cherryhill_defconfig
|
||||
$ make all
|
||||
|
||||
An important note for programming u-boot.rom to the on-board SPI flash is that
|
||||
you need make sure the SPI flash's 'quad enable' bit in its status register
|
||||
matches the settings in the descriptor.bin, otherwise the board won't boot.
|
||||
|
||||
For the on-board SPI flash MX25U6435F, this can be done by writing 0x40 to the
|
||||
status register by DediProg in: Config > Modify Status Register > Write Status
|
||||
Register(s) > Register1 Value(Hex). This is is a one-time change. Once set, it
|
||||
persists in SPI flash part regardless of the u-boot.rom image burned.
|
||||
|
||||
---
|
||||
|
||||
Intel Galileo instructions for bare mode:
|
||||
|
||||
Only one binary blob is needed for Remote Management Unit (RMU) within Intel
|
||||
|
22
include/configs/cherryhill.h
Normal file
22
include/configs/cherryhill.h
Normal file
@ -0,0 +1,22 @@
|
||||
/*
|
||||
* Copyright (C) 2017, Bin Meng <bmeng.cn@gmail.com>
|
||||
*
|
||||
* SPDX-License-Identifier: GPL-2.0+
|
||||
*/
|
||||
|
||||
#ifndef __CONFIG_H
|
||||
#define __CONFIG_H
|
||||
|
||||
#include <configs/x86-common.h>
|
||||
|
||||
#define CONFIG_SYS_MONITOR_LEN (2 << 20)
|
||||
|
||||
#define CONFIG_STD_DEVICES_SETTINGS "stdin=usbkbd,serial\0" \
|
||||
"stdout=vidconsole,serial\0" \
|
||||
"stderr=vidconsole,serial\0"
|
||||
|
||||
/* Environment configuration */
|
||||
#define CONFIG_ENV_SECT_SIZE 0x10000
|
||||
#define CONFIG_ENV_OFFSET 0x005f0000
|
||||
|
||||
#endif /* __CONFIG_H */
|
Loading…
Reference in New Issue
Block a user