clk: sunxi: add PIO bus gate clocks
The introduction of the DM pinctrl driver made its probe function enable all clocks enumerated in the DT. This includes the "CLK_BUS_PIO" (and variations) gate clock. Also CLK_PLL_PERIPH0 is used by the R_CCU device. So far we didn't describe those clocks in our clock driver. As we enable them already in the SPL, the devices happen to work, but the clock driver still complains about not finding those clocks: ========= sunxi_set_gate: (CLK#58) unhandled ========= Add the one-liners that are needed to announce the gate bit for those clocks, to silence that message on the console. Signed-off-by: Andre Przywara <andre.przywara@arm.com> Reviewed-by: Samuel Holland <samuel@sholland.org>
This commit is contained in:
parent
596247e54b
commit
444ab3569b
@ -31,6 +31,8 @@ static struct ccu_clk_gate a10_gates[] = {
|
||||
|
||||
[CLK_AHB_GMAC] = GATE(0x064, BIT(17)),
|
||||
|
||||
[CLK_APB0_PIO] = GATE(0x068, BIT(5)),
|
||||
|
||||
[CLK_APB1_I2C0] = GATE(0x06c, BIT(0)),
|
||||
[CLK_APB1_I2C1] = GATE(0x06c, BIT(1)),
|
||||
[CLK_APB1_I2C2] = GATE(0x06c, BIT(2)),
|
||||
|
@ -25,6 +25,8 @@ static struct ccu_clk_gate a10s_gates[] = {
|
||||
[CLK_AHB_SPI1] = GATE(0x060, BIT(21)),
|
||||
[CLK_AHB_SPI2] = GATE(0x060, BIT(22)),
|
||||
|
||||
[CLK_APB0_PIO] = GATE(0x068, BIT(5)),
|
||||
|
||||
[CLK_APB1_I2C0] = GATE(0x06c, BIT(0)),
|
||||
[CLK_APB1_I2C1] = GATE(0x06c, BIT(1)),
|
||||
[CLK_APB1_I2C2] = GATE(0x06c, BIT(2)),
|
||||
|
@ -23,6 +23,8 @@ static struct ccu_clk_gate a23_gates[] = {
|
||||
[CLK_BUS_EHCI] = GATE(0x060, BIT(26)),
|
||||
[CLK_BUS_OHCI] = GATE(0x060, BIT(29)),
|
||||
|
||||
[CLK_BUS_PIO] = GATE(0x068, BIT(5)),
|
||||
|
||||
[CLK_BUS_I2C0] = GATE(0x06c, BIT(0)),
|
||||
[CLK_BUS_I2C1] = GATE(0x06c, BIT(1)),
|
||||
[CLK_BUS_I2C2] = GATE(0x06c, BIT(2)),
|
||||
|
@ -30,6 +30,8 @@ static struct ccu_clk_gate a31_gates[] = {
|
||||
[CLK_AHB1_OHCI1] = GATE(0x060, BIT(30)),
|
||||
[CLK_AHB1_OHCI2] = GATE(0x060, BIT(31)),
|
||||
|
||||
[CLK_APB1_PIO] = GATE(0x068, BIT(5)),
|
||||
|
||||
[CLK_APB2_I2C0] = GATE(0x06c, BIT(0)),
|
||||
[CLK_APB2_I2C1] = GATE(0x06c, BIT(1)),
|
||||
[CLK_APB2_I2C2] = GATE(0x06c, BIT(2)),
|
||||
|
@ -14,6 +14,8 @@
|
||||
#include <linux/bitops.h>
|
||||
|
||||
static const struct ccu_clk_gate a64_gates[] = {
|
||||
[CLK_PLL_PERIPH0] = GATE(0x028, BIT(31)),
|
||||
|
||||
[CLK_BUS_MMC0] = GATE(0x060, BIT(8)),
|
||||
[CLK_BUS_MMC1] = GATE(0x060, BIT(9)),
|
||||
[CLK_BUS_MMC2] = GATE(0x060, BIT(10)),
|
||||
@ -26,6 +28,8 @@ static const struct ccu_clk_gate a64_gates[] = {
|
||||
[CLK_BUS_OHCI0] = GATE(0x060, BIT(28)),
|
||||
[CLK_BUS_OHCI1] = GATE(0x060, BIT(29)),
|
||||
|
||||
[CLK_BUS_PIO] = GATE(0x068, BIT(5)),
|
||||
|
||||
[CLK_BUS_I2C0] = GATE(0x06c, BIT(0)),
|
||||
[CLK_BUS_I2C1] = GATE(0x06c, BIT(1)),
|
||||
[CLK_BUS_I2C2] = GATE(0x06c, BIT(2)),
|
||||
|
@ -25,6 +25,8 @@ static const struct ccu_clk_gate a80_gates[] = {
|
||||
[CLK_BUS_SPI2] = GATE(0x580, BIT(22)),
|
||||
[CLK_BUS_SPI3] = GATE(0x580, BIT(23)),
|
||||
|
||||
[CLK_BUS_PIO] = GATE(0x590, BIT(5)),
|
||||
|
||||
[CLK_BUS_I2C0] = GATE(0x594, BIT(0)),
|
||||
[CLK_BUS_I2C1] = GATE(0x594, BIT(1)),
|
||||
[CLK_BUS_I2C2] = GATE(0x594, BIT(2)),
|
||||
|
@ -25,6 +25,8 @@ static struct ccu_clk_gate a83t_gates[] = {
|
||||
[CLK_BUS_EHCI1] = GATE(0x060, BIT(27)),
|
||||
[CLK_BUS_OHCI0] = GATE(0x060, BIT(29)),
|
||||
|
||||
[CLK_BUS_PIO] = GATE(0x068, BIT(5)),
|
||||
|
||||
[CLK_BUS_I2C0] = GATE(0x06c, BIT(0)),
|
||||
[CLK_BUS_I2C1] = GATE(0x06c, BIT(1)),
|
||||
[CLK_BUS_I2C2] = GATE(0x06c, BIT(2)),
|
||||
|
@ -14,6 +14,8 @@
|
||||
#include <linux/bitops.h>
|
||||
|
||||
static struct ccu_clk_gate h3_gates[] = {
|
||||
[CLK_PLL_PERIPH0] = GATE(0x028, BIT(31)),
|
||||
|
||||
[CLK_BUS_MMC0] = GATE(0x060, BIT(8)),
|
||||
[CLK_BUS_MMC1] = GATE(0x060, BIT(9)),
|
||||
[CLK_BUS_MMC2] = GATE(0x060, BIT(10)),
|
||||
@ -30,6 +32,8 @@ static struct ccu_clk_gate h3_gates[] = {
|
||||
[CLK_BUS_OHCI2] = GATE(0x060, BIT(30)),
|
||||
[CLK_BUS_OHCI3] = GATE(0x060, BIT(31)),
|
||||
|
||||
[CLK_BUS_PIO] = GATE(0x068, BIT(5)),
|
||||
|
||||
[CLK_BUS_I2C0] = GATE(0x06c, BIT(0)),
|
||||
[CLK_BUS_I2C1] = GATE(0x06c, BIT(1)),
|
||||
[CLK_BUS_I2C2] = GATE(0x06c, BIT(2)),
|
||||
|
@ -14,6 +14,8 @@
|
||||
#include <linux/bitops.h>
|
||||
|
||||
static struct ccu_clk_gate h6_gates[] = {
|
||||
[CLK_PLL_PERIPH0] = GATE(0x020, BIT(31)),
|
||||
|
||||
[CLK_BUS_MMC0] = GATE(0x84c, BIT(0)),
|
||||
[CLK_BUS_MMC1] = GATE(0x84c, BIT(1)),
|
||||
[CLK_BUS_MMC2] = GATE(0x84c, BIT(2)),
|
||||
|
@ -13,6 +13,8 @@
|
||||
#include <linux/bitops.h>
|
||||
|
||||
static struct ccu_clk_gate h616_gates[] = {
|
||||
[CLK_PLL_PERIPH0] = GATE(0x020, BIT(31) | BIT(27)),
|
||||
|
||||
[CLK_BUS_MMC0] = GATE(0x84c, BIT(0)),
|
||||
[CLK_BUS_MMC1] = GATE(0x84c, BIT(1)),
|
||||
[CLK_BUS_MMC2] = GATE(0x84c, BIT(2)),
|
||||
|
@ -32,6 +32,8 @@ static struct ccu_clk_gate r40_gates[] = {
|
||||
|
||||
[CLK_BUS_GMAC] = GATE(0x064, BIT(17)),
|
||||
|
||||
[CLK_BUS_PIO] = GATE(0x068, BIT(5)),
|
||||
|
||||
[CLK_BUS_I2C0] = GATE(0x06c, BIT(0)),
|
||||
[CLK_BUS_I2C1] = GATE(0x06c, BIT(1)),
|
||||
[CLK_BUS_I2C2] = GATE(0x06c, BIT(2)),
|
||||
|
@ -20,6 +20,8 @@ static struct ccu_clk_gate v3s_gates[] = {
|
||||
[CLK_BUS_SPI0] = GATE(0x060, BIT(20)),
|
||||
[CLK_BUS_OTG] = GATE(0x060, BIT(24)),
|
||||
|
||||
[CLK_BUS_PIO] = GATE(0x068, BIT(5)),
|
||||
|
||||
[CLK_BUS_I2C0] = GATE(0x06c, BIT(0)),
|
||||
[CLK_BUS_I2C1] = GATE(0x06c, BIT(1)),
|
||||
[CLK_BUS_UART0] = GATE(0x06c, BIT(16)),
|
||||
|
Loading…
Reference in New Issue
Block a user