2020-04-25 03:32:27 +08:00
|
|
|
// SPDX-License-Identifier: ISC
|
|
|
|
|
/* Copyright (C) 2020 MediaTek Inc. */
|
|
|
|
|
|
2021-12-26 22:18:32 +01:00
|
|
|
#include <linux/relay.h>
|
2020-04-25 03:32:27 +08:00
|
|
|
#include "mt7915.h"
|
|
|
|
|
#include "eeprom.h"
|
2021-06-11 02:43:46 +08:00
|
|
|
#include "mcu.h"
|
2021-12-26 22:18:32 +01:00
|
|
|
#include "mac.h"
|
|
|
|
|
|
|
|
|
|
#define FW_BIN_LOG_MAGIC 0x44e98caf
|
2020-04-25 03:32:27 +08:00
|
|
|
|
|
|
|
|
/** global debugfs **/
|
|
|
|
|
|
2021-08-17 02:37:34 +08:00
|
|
|
struct hw_queue_map {
|
|
|
|
|
const char *name;
|
|
|
|
|
u8 index;
|
|
|
|
|
u8 pid;
|
|
|
|
|
u8 qid;
|
|
|
|
|
};
|
|
|
|
|
|
2021-01-14 13:15:31 +08:00
|
|
|
static int
|
|
|
|
|
mt7915_implicit_txbf_set(void *data, u64 val)
|
|
|
|
|
{
|
|
|
|
|
struct mt7915_dev *dev = data;
|
|
|
|
|
|
|
|
|
|
if (test_bit(MT76_STATE_RUNNING, &dev->mphy.state))
|
|
|
|
|
return -EBUSY;
|
|
|
|
|
|
|
|
|
|
dev->ibf = !!val;
|
|
|
|
|
|
2021-06-11 02:43:46 +08:00
|
|
|
return mt7915_mcu_set_txbf(dev, MT_BF_TYPE_UPDATE);
|
2021-01-14 13:15:31 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static int
|
|
|
|
|
mt7915_implicit_txbf_get(void *data, u64 *val)
|
|
|
|
|
{
|
|
|
|
|
struct mt7915_dev *dev = data;
|
|
|
|
|
|
|
|
|
|
*val = dev->ibf;
|
|
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
DEFINE_DEBUGFS_ATTRIBUTE(fops_implicit_txbf, mt7915_implicit_txbf_get,
|
|
|
|
|
mt7915_implicit_txbf_set, "%lld\n");
|
|
|
|
|
|
2022-05-05 15:08:34 +08:00
|
|
|
/* test knob of system error recovery */
|
|
|
|
|
static ssize_t
|
|
|
|
|
mt7915_fw_ser_set(struct file *file, const char __user *user_buf,
|
|
|
|
|
size_t count, loff_t *ppos)
|
2020-04-25 03:32:27 +08:00
|
|
|
{
|
2022-05-05 15:08:34 +08:00
|
|
|
struct mt7915_phy *phy = file->private_data;
|
|
|
|
|
struct mt7915_dev *dev = phy->dev;
|
|
|
|
|
bool ext_phy = phy != &dev->phy;
|
|
|
|
|
char buf[16];
|
2020-04-25 03:32:27 +08:00
|
|
|
int ret = 0;
|
2022-05-05 15:08:34 +08:00
|
|
|
u16 val;
|
|
|
|
|
|
|
|
|
|
if (count >= sizeof(buf))
|
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
|
|
if (copy_from_user(buf, user_buf, count))
|
|
|
|
|
return -EFAULT;
|
|
|
|
|
|
|
|
|
|
if (count && buf[count - 1] == '\n')
|
|
|
|
|
buf[count - 1] = '\0';
|
|
|
|
|
else
|
|
|
|
|
buf[count] = '\0';
|
|
|
|
|
|
|
|
|
|
if (kstrtou16(buf, 0, &val))
|
|
|
|
|
return -EINVAL;
|
2020-04-25 03:32:27 +08:00
|
|
|
|
|
|
|
|
switch (val) {
|
2022-05-05 15:08:34 +08:00
|
|
|
case SER_QUERY:
|
|
|
|
|
/* grab firmware SER stats */
|
|
|
|
|
ret = mt7915_mcu_set_ser(dev, 0, 0, ext_phy);
|
|
|
|
|
break;
|
2020-04-25 03:32:27 +08:00
|
|
|
case SER_SET_RECOVER_L1:
|
|
|
|
|
case SER_SET_RECOVER_L2:
|
2022-05-05 15:08:34 +08:00
|
|
|
case SER_SET_RECOVER_L3_RX_ABORT:
|
|
|
|
|
case SER_SET_RECOVER_L3_TX_ABORT:
|
|
|
|
|
case SER_SET_RECOVER_L3_TX_DISABLE:
|
|
|
|
|
case SER_SET_RECOVER_L3_BF:
|
|
|
|
|
ret = mt7915_mcu_set_ser(dev, SER_ENABLE, BIT(val), ext_phy);
|
2020-04-25 03:32:27 +08:00
|
|
|
if (ret)
|
|
|
|
|
return ret;
|
|
|
|
|
|
2022-05-05 15:08:34 +08:00
|
|
|
ret = mt7915_mcu_set_ser(dev, SER_RECOVER, val, ext_phy);
|
|
|
|
|
break;
|
2020-04-25 03:32:27 +08:00
|
|
|
default:
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
|
2022-05-05 15:08:34 +08:00
|
|
|
return ret ? ret : count;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static ssize_t
|
|
|
|
|
mt7915_fw_ser_get(struct file *file, char __user *user_buf,
|
|
|
|
|
size_t count, loff_t *ppos)
|
|
|
|
|
{
|
|
|
|
|
struct mt7915_phy *phy = file->private_data;
|
|
|
|
|
struct mt7915_dev *dev = phy->dev;
|
|
|
|
|
char *buff;
|
|
|
|
|
int desc = 0;
|
|
|
|
|
ssize_t ret;
|
|
|
|
|
static const size_t bufsz = 400;
|
|
|
|
|
|
|
|
|
|
buff = kmalloc(bufsz, GFP_KERNEL);
|
|
|
|
|
if (!buff)
|
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
|
|
desc += scnprintf(buff + desc, bufsz - desc,
|
|
|
|
|
"::E R , SER_STATUS = 0x%08x\n",
|
|
|
|
|
mt76_rr(dev, MT_SWDEF_SER_STATS));
|
|
|
|
|
desc += scnprintf(buff + desc, bufsz - desc,
|
|
|
|
|
"::E R , SER_PLE_ERR = 0x%08x\n",
|
|
|
|
|
mt76_rr(dev, MT_SWDEF_PLE_STATS));
|
|
|
|
|
desc += scnprintf(buff + desc, bufsz - desc,
|
|
|
|
|
"::E R , SER_PLE_ERR_1 = 0x%08x\n",
|
|
|
|
|
mt76_rr(dev, MT_SWDEF_PLE1_STATS));
|
|
|
|
|
desc += scnprintf(buff + desc, bufsz - desc,
|
|
|
|
|
"::E R , SER_PLE_ERR_AMSDU = 0x%08x\n",
|
|
|
|
|
mt76_rr(dev, MT_SWDEF_PLE_AMSDU_STATS));
|
|
|
|
|
desc += scnprintf(buff + desc, bufsz - desc,
|
|
|
|
|
"::E R , SER_PSE_ERR = 0x%08x\n",
|
|
|
|
|
mt76_rr(dev, MT_SWDEF_PSE_STATS));
|
|
|
|
|
desc += scnprintf(buff + desc, bufsz - desc,
|
|
|
|
|
"::E R , SER_PSE_ERR_1 = 0x%08x\n",
|
|
|
|
|
mt76_rr(dev, MT_SWDEF_PSE1_STATS));
|
|
|
|
|
desc += scnprintf(buff + desc, bufsz - desc,
|
|
|
|
|
"::E R , SER_LMAC_WISR6_B0 = 0x%08x\n",
|
|
|
|
|
mt76_rr(dev, MT_SWDEF_LAMC_WISR6_BN0_STATS));
|
|
|
|
|
desc += scnprintf(buff + desc, bufsz - desc,
|
|
|
|
|
"::E R , SER_LMAC_WISR6_B1 = 0x%08x\n",
|
|
|
|
|
mt76_rr(dev, MT_SWDEF_LAMC_WISR6_BN1_STATS));
|
|
|
|
|
desc += scnprintf(buff + desc, bufsz - desc,
|
|
|
|
|
"::E R , SER_LMAC_WISR7_B0 = 0x%08x\n",
|
|
|
|
|
mt76_rr(dev, MT_SWDEF_LAMC_WISR7_BN0_STATS));
|
|
|
|
|
desc += scnprintf(buff + desc, bufsz - desc,
|
|
|
|
|
"::E R , SER_LMAC_WISR7_B1 = 0x%08x\n",
|
|
|
|
|
mt76_rr(dev, MT_SWDEF_LAMC_WISR7_BN1_STATS));
|
|
|
|
|
|
|
|
|
|
ret = simple_read_from_buffer(user_buf, count, ppos, buff, desc);
|
|
|
|
|
kfree(buff);
|
2020-04-25 03:32:27 +08:00
|
|
|
return ret;
|
|
|
|
|
}
|
|
|
|
|
|
2022-05-05 15:08:34 +08:00
|
|
|
static const struct file_operations mt7915_fw_ser_ops = {
|
|
|
|
|
.write = mt7915_fw_ser_set,
|
|
|
|
|
.read = mt7915_fw_ser_get,
|
|
|
|
|
.open = simple_open,
|
|
|
|
|
.llseek = default_llseek,
|
|
|
|
|
};
|
2020-04-25 03:32:27 +08:00
|
|
|
|
|
|
|
|
static int
|
|
|
|
|
mt7915_radar_trigger(void *data, u64 val)
|
|
|
|
|
{
|
|
|
|
|
struct mt7915_dev *dev = data;
|
|
|
|
|
|
2022-01-12 18:53:51 +01:00
|
|
|
if (val > MT_RX_SEL2)
|
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
|
|
return mt76_connac_mcu_rdd_cmd(&dev->mt76, RDD_RADAR_EMULATE,
|
|
|
|
|
val, 0, 0);
|
2020-04-25 03:32:27 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
DEFINE_DEBUGFS_ATTRIBUTE(fops_radar_trigger, NULL,
|
|
|
|
|
mt7915_radar_trigger, "%lld\n");
|
|
|
|
|
|
2021-12-15 16:45:30 +08:00
|
|
|
static int
|
|
|
|
|
mt7915_muru_debug_set(void *data, u64 val)
|
|
|
|
|
{
|
|
|
|
|
struct mt7915_dev *dev = data;
|
|
|
|
|
|
|
|
|
|
dev->muru_debug = val;
|
2022-04-04 10:35:39 +02:00
|
|
|
mt7915_mcu_muru_debug_set(dev, dev->muru_debug);
|
2021-12-15 16:45:30 +08:00
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static int
|
|
|
|
|
mt7915_muru_debug_get(void *data, u64 *val)
|
|
|
|
|
{
|
|
|
|
|
struct mt7915_dev *dev = data;
|
|
|
|
|
|
|
|
|
|
*val = dev->muru_debug;
|
|
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
DEFINE_DEBUGFS_ATTRIBUTE(fops_muru_debug, mt7915_muru_debug_get,
|
|
|
|
|
mt7915_muru_debug_set, "%lld\n");
|
|
|
|
|
|
|
|
|
|
static int mt7915_muru_stats_show(struct seq_file *file, void *data)
|
|
|
|
|
{
|
|
|
|
|
struct mt7915_phy *phy = file->private;
|
|
|
|
|
struct mt7915_dev *dev = phy->dev;
|
|
|
|
|
struct mt7915_mcu_muru_stats mu_stats = {};
|
|
|
|
|
static const char * const dl_non_he_type[] = {
|
|
|
|
|
"CCK", "OFDM", "HT MIX", "HT GF",
|
|
|
|
|
"VHT SU", "VHT 2MU", "VHT 3MU", "VHT 4MU"
|
|
|
|
|
};
|
|
|
|
|
static const char * const dl_he_type[] = {
|
|
|
|
|
"HE SU", "HE EXT", "HE 2MU", "HE 3MU", "HE 4MU",
|
|
|
|
|
"HE 2RU", "HE 3RU", "HE 4RU", "HE 5-8RU", "HE 9-16RU",
|
|
|
|
|
"HE >16RU"
|
|
|
|
|
};
|
|
|
|
|
static const char * const ul_he_type[] = {
|
|
|
|
|
"HE 2MU", "HE 3MU", "HE 4MU", "HE SU", "HE 2RU",
|
|
|
|
|
"HE 3RU", "HE 4RU", "HE 5-8RU", "HE 9-16RU", "HE >16RU"
|
|
|
|
|
};
|
|
|
|
|
int ret, i;
|
|
|
|
|
u64 total_ppdu_cnt, sub_total_cnt;
|
|
|
|
|
|
|
|
|
|
if (!dev->muru_debug) {
|
|
|
|
|
seq_puts(file, "Please enable muru_debug first.\n");
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
mutex_lock(&dev->mt76.mutex);
|
|
|
|
|
|
|
|
|
|
ret = mt7915_mcu_muru_debug_get(phy, &mu_stats);
|
|
|
|
|
if (ret)
|
|
|
|
|
goto exit;
|
|
|
|
|
|
|
|
|
|
/* Non-HE Downlink*/
|
|
|
|
|
seq_puts(file, "[Non-HE]\nDownlink\nData Type: ");
|
|
|
|
|
|
|
|
|
|
for (i = 0; i < 5; i++)
|
|
|
|
|
seq_printf(file, "%8s | ", dl_non_he_type[i]);
|
|
|
|
|
|
|
|
|
|
#define __dl_u32(s) le32_to_cpu(mu_stats.dl.s)
|
|
|
|
|
seq_puts(file, "\nTotal Count:");
|
|
|
|
|
seq_printf(file, "%8u | %8u | %8u | %8u | %8u | ",
|
|
|
|
|
__dl_u32(cck_cnt),
|
|
|
|
|
__dl_u32(ofdm_cnt),
|
|
|
|
|
__dl_u32(htmix_cnt),
|
|
|
|
|
__dl_u32(htgf_cnt),
|
|
|
|
|
__dl_u32(vht_su_cnt));
|
|
|
|
|
|
|
|
|
|
seq_puts(file, "\nDownlink MU-MIMO\nData Type: ");
|
|
|
|
|
|
|
|
|
|
for (i = 5; i < 8; i++)
|
|
|
|
|
seq_printf(file, "%8s | ", dl_non_he_type[i]);
|
|
|
|
|
|
|
|
|
|
seq_puts(file, "\nTotal Count:");
|
|
|
|
|
seq_printf(file, "%8u | %8u | %8u | ",
|
|
|
|
|
__dl_u32(vht_2mu_cnt),
|
|
|
|
|
__dl_u32(vht_3mu_cnt),
|
|
|
|
|
__dl_u32(vht_4mu_cnt));
|
|
|
|
|
|
|
|
|
|
sub_total_cnt = __dl_u32(vht_2mu_cnt) +
|
|
|
|
|
__dl_u32(vht_3mu_cnt) +
|
|
|
|
|
__dl_u32(vht_4mu_cnt);
|
|
|
|
|
|
|
|
|
|
seq_printf(file, "\nTotal non-HE MU-MIMO DL PPDU count: %lld",
|
|
|
|
|
sub_total_cnt);
|
|
|
|
|
|
|
|
|
|
total_ppdu_cnt = sub_total_cnt +
|
|
|
|
|
__dl_u32(cck_cnt) +
|
|
|
|
|
__dl_u32(ofdm_cnt) +
|
|
|
|
|
__dl_u32(htmix_cnt) +
|
|
|
|
|
__dl_u32(htgf_cnt) +
|
|
|
|
|
__dl_u32(vht_su_cnt);
|
|
|
|
|
|
|
|
|
|
seq_printf(file, "\nAll non-HE DL PPDU count: %lld", total_ppdu_cnt);
|
|
|
|
|
|
|
|
|
|
/* HE Downlink */
|
|
|
|
|
seq_puts(file, "\n\n[HE]\nDownlink\nData Type: ");
|
|
|
|
|
|
|
|
|
|
for (i = 0; i < 2; i++)
|
|
|
|
|
seq_printf(file, "%8s | ", dl_he_type[i]);
|
|
|
|
|
|
|
|
|
|
seq_puts(file, "\nTotal Count:");
|
|
|
|
|
seq_printf(file, "%8u | %8u | ",
|
|
|
|
|
__dl_u32(he_su_cnt),
|
|
|
|
|
__dl_u32(he_ext_su_cnt));
|
|
|
|
|
|
|
|
|
|
seq_puts(file, "\nDownlink MU-MIMO\nData Type: ");
|
|
|
|
|
|
|
|
|
|
for (i = 2; i < 5; i++)
|
|
|
|
|
seq_printf(file, "%8s | ", dl_he_type[i]);
|
|
|
|
|
|
|
|
|
|
seq_puts(file, "\nTotal Count:");
|
|
|
|
|
seq_printf(file, "%8u | %8u | %8u | ",
|
|
|
|
|
__dl_u32(he_2mu_cnt),
|
|
|
|
|
__dl_u32(he_3mu_cnt),
|
|
|
|
|
__dl_u32(he_4mu_cnt));
|
|
|
|
|
|
|
|
|
|
seq_puts(file, "\nDownlink OFDMA\nData Type: ");
|
|
|
|
|
|
|
|
|
|
for (i = 5; i < 11; i++)
|
|
|
|
|
seq_printf(file, "%8s | ", dl_he_type[i]);
|
|
|
|
|
|
|
|
|
|
seq_puts(file, "\nTotal Count:");
|
|
|
|
|
seq_printf(file, "%8u | %8u | %8u | %8u | %9u | %8u | ",
|
|
|
|
|
__dl_u32(he_2ru_cnt),
|
|
|
|
|
__dl_u32(he_3ru_cnt),
|
|
|
|
|
__dl_u32(he_4ru_cnt),
|
|
|
|
|
__dl_u32(he_5to8ru_cnt),
|
|
|
|
|
__dl_u32(he_9to16ru_cnt),
|
|
|
|
|
__dl_u32(he_gtr16ru_cnt));
|
|
|
|
|
|
|
|
|
|
sub_total_cnt = __dl_u32(he_2mu_cnt) +
|
|
|
|
|
__dl_u32(he_3mu_cnt) +
|
|
|
|
|
__dl_u32(he_4mu_cnt);
|
|
|
|
|
total_ppdu_cnt = sub_total_cnt;
|
|
|
|
|
|
|
|
|
|
seq_printf(file, "\nTotal HE MU-MIMO DL PPDU count: %lld",
|
|
|
|
|
sub_total_cnt);
|
|
|
|
|
|
|
|
|
|
sub_total_cnt = __dl_u32(he_2ru_cnt) +
|
|
|
|
|
__dl_u32(he_3ru_cnt) +
|
|
|
|
|
__dl_u32(he_4ru_cnt) +
|
|
|
|
|
__dl_u32(he_5to8ru_cnt) +
|
|
|
|
|
__dl_u32(he_9to16ru_cnt) +
|
|
|
|
|
__dl_u32(he_gtr16ru_cnt);
|
|
|
|
|
total_ppdu_cnt += sub_total_cnt;
|
|
|
|
|
|
|
|
|
|
seq_printf(file, "\nTotal HE OFDMA DL PPDU count: %lld",
|
|
|
|
|
sub_total_cnt);
|
|
|
|
|
|
|
|
|
|
total_ppdu_cnt += __dl_u32(he_su_cnt) +
|
|
|
|
|
__dl_u32(he_ext_su_cnt);
|
|
|
|
|
|
|
|
|
|
seq_printf(file, "\nAll HE DL PPDU count: %lld", total_ppdu_cnt);
|
|
|
|
|
#undef __dl_u32
|
|
|
|
|
|
|
|
|
|
/* HE Uplink */
|
|
|
|
|
seq_puts(file, "\n\nUplink");
|
|
|
|
|
seq_puts(file, "\nTrigger-based Uplink MU-MIMO\nData Type: ");
|
|
|
|
|
|
|
|
|
|
for (i = 0; i < 3; i++)
|
|
|
|
|
seq_printf(file, "%8s | ", ul_he_type[i]);
|
|
|
|
|
|
|
|
|
|
#define __ul_u32(s) le32_to_cpu(mu_stats.ul.s)
|
|
|
|
|
seq_puts(file, "\nTotal Count:");
|
|
|
|
|
seq_printf(file, "%8u | %8u | %8u | ",
|
|
|
|
|
__ul_u32(hetrig_2mu_cnt),
|
|
|
|
|
__ul_u32(hetrig_3mu_cnt),
|
|
|
|
|
__ul_u32(hetrig_4mu_cnt));
|
|
|
|
|
|
|
|
|
|
seq_puts(file, "\nTrigger-based Uplink OFDMA\nData Type: ");
|
|
|
|
|
|
|
|
|
|
for (i = 3; i < 10; i++)
|
|
|
|
|
seq_printf(file, "%8s | ", ul_he_type[i]);
|
|
|
|
|
|
|
|
|
|
seq_puts(file, "\nTotal Count:");
|
|
|
|
|
seq_printf(file, "%8u | %8u | %8u | %8u | %8u | %9u | %7u | ",
|
|
|
|
|
__ul_u32(hetrig_su_cnt),
|
|
|
|
|
__ul_u32(hetrig_2ru_cnt),
|
|
|
|
|
__ul_u32(hetrig_3ru_cnt),
|
|
|
|
|
__ul_u32(hetrig_4ru_cnt),
|
|
|
|
|
__ul_u32(hetrig_5to8ru_cnt),
|
|
|
|
|
__ul_u32(hetrig_9to16ru_cnt),
|
|
|
|
|
__ul_u32(hetrig_gtr16ru_cnt));
|
|
|
|
|
|
|
|
|
|
sub_total_cnt = __ul_u32(hetrig_2mu_cnt) +
|
|
|
|
|
__ul_u32(hetrig_3mu_cnt) +
|
|
|
|
|
__ul_u32(hetrig_4mu_cnt);
|
|
|
|
|
total_ppdu_cnt = sub_total_cnt;
|
|
|
|
|
|
|
|
|
|
seq_printf(file, "\nTotal HE MU-MIMO UL TB PPDU count: %lld",
|
|
|
|
|
sub_total_cnt);
|
|
|
|
|
|
|
|
|
|
sub_total_cnt = __ul_u32(hetrig_2ru_cnt) +
|
|
|
|
|
__ul_u32(hetrig_3ru_cnt) +
|
|
|
|
|
__ul_u32(hetrig_4ru_cnt) +
|
|
|
|
|
__ul_u32(hetrig_5to8ru_cnt) +
|
|
|
|
|
__ul_u32(hetrig_9to16ru_cnt) +
|
|
|
|
|
__ul_u32(hetrig_gtr16ru_cnt);
|
|
|
|
|
total_ppdu_cnt += sub_total_cnt;
|
|
|
|
|
|
|
|
|
|
seq_printf(file, "\nTotal HE OFDMA UL TB PPDU count: %lld",
|
|
|
|
|
sub_total_cnt);
|
|
|
|
|
|
|
|
|
|
total_ppdu_cnt += __ul_u32(hetrig_su_cnt);
|
|
|
|
|
|
|
|
|
|
seq_printf(file, "\nAll HE UL TB PPDU count: %lld\n", total_ppdu_cnt);
|
|
|
|
|
#undef __ul_u32
|
|
|
|
|
|
|
|
|
|
exit:
|
|
|
|
|
mutex_unlock(&dev->mt76.mutex);
|
|
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
|
}
|
|
|
|
|
DEFINE_SHOW_ATTRIBUTE(mt7915_muru_stats);
|
|
|
|
|
|
2022-01-12 18:53:52 +01:00
|
|
|
static int
|
|
|
|
|
mt7915_rdd_monitor(struct seq_file *s, void *data)
|
|
|
|
|
{
|
|
|
|
|
struct mt7915_dev *dev = dev_get_drvdata(s->private);
|
|
|
|
|
struct cfg80211_chan_def *chandef = &dev->rdd2_chandef;
|
|
|
|
|
const char *bw;
|
|
|
|
|
int ret = 0;
|
|
|
|
|
|
|
|
|
|
mutex_lock(&dev->mt76.mutex);
|
|
|
|
|
|
|
|
|
|
if (!cfg80211_chandef_valid(chandef)) {
|
|
|
|
|
ret = -EINVAL;
|
|
|
|
|
goto out;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (!dev->rdd2_phy) {
|
|
|
|
|
seq_puts(s, "not running\n");
|
|
|
|
|
goto out;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
switch (chandef->width) {
|
|
|
|
|
case NL80211_CHAN_WIDTH_40:
|
|
|
|
|
bw = "40";
|
|
|
|
|
break;
|
|
|
|
|
case NL80211_CHAN_WIDTH_80:
|
|
|
|
|
bw = "80";
|
|
|
|
|
break;
|
|
|
|
|
case NL80211_CHAN_WIDTH_160:
|
|
|
|
|
bw = "160";
|
|
|
|
|
break;
|
|
|
|
|
case NL80211_CHAN_WIDTH_80P80:
|
|
|
|
|
bw = "80P80";
|
|
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
bw = "20";
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
seq_printf(s, "channel %d (%d MHz) width %s MHz center1: %d MHz\n",
|
|
|
|
|
chandef->chan->hw_value, chandef->chan->center_freq,
|
|
|
|
|
bw, chandef->center_freq1);
|
|
|
|
|
out:
|
|
|
|
|
mutex_unlock(&dev->mt76.mutex);
|
|
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
|
}
|
|
|
|
|
|
2020-04-25 03:32:38 +08:00
|
|
|
static int
|
2021-10-22 01:38:39 +08:00
|
|
|
mt7915_fw_debug_wm_set(void *data, u64 val)
|
2020-04-25 03:32:38 +08:00
|
|
|
{
|
|
|
|
|
struct mt7915_dev *dev = data;
|
|
|
|
|
enum {
|
|
|
|
|
DEBUG_TXCMD = 62,
|
|
|
|
|
DEBUG_CMD_RPT_TX,
|
|
|
|
|
DEBUG_CMD_RPT_TRIG,
|
|
|
|
|
DEBUG_SPL,
|
|
|
|
|
DEBUG_RPT_RX,
|
|
|
|
|
} debug;
|
2021-12-26 22:18:32 +01:00
|
|
|
bool tx, rx, en;
|
2021-10-22 01:38:39 +08:00
|
|
|
int ret;
|
2020-04-25 03:32:38 +08:00
|
|
|
|
2022-05-08 13:24:53 +08:00
|
|
|
dev->fw.debug_wm = val ? MCU_FW_LOG_TO_HOST : 0;
|
2020-04-25 03:32:38 +08:00
|
|
|
|
2022-05-08 13:24:53 +08:00
|
|
|
if (dev->fw.debug_bin)
|
2021-12-26 22:18:32 +01:00
|
|
|
val = 16;
|
|
|
|
|
else
|
2022-05-08 13:24:53 +08:00
|
|
|
val = dev->fw.debug_wm;
|
2021-12-26 22:18:32 +01:00
|
|
|
|
2022-05-08 13:24:53 +08:00
|
|
|
tx = dev->fw.debug_wm || (dev->fw.debug_bin & BIT(1));
|
|
|
|
|
rx = dev->fw.debug_wm || (dev->fw.debug_bin & BIT(2));
|
|
|
|
|
en = dev->fw.debug_wm || (dev->fw.debug_bin & BIT(0));
|
2021-12-26 22:18:32 +01:00
|
|
|
|
|
|
|
|
ret = mt7915_mcu_fw_log_2_host(dev, MCU_FW_LOG_WM, val);
|
2021-10-22 01:38:39 +08:00
|
|
|
if (ret)
|
2022-05-08 13:24:53 +08:00
|
|
|
goto out;
|
2020-04-25 03:32:38 +08:00
|
|
|
|
2021-10-22 01:38:39 +08:00
|
|
|
for (debug = DEBUG_TXCMD; debug <= DEBUG_RPT_RX; debug++) {
|
2021-12-26 22:18:32 +01:00
|
|
|
if (debug == DEBUG_RPT_RX)
|
|
|
|
|
val = en && rx;
|
|
|
|
|
else
|
|
|
|
|
val = en && tx;
|
|
|
|
|
|
|
|
|
|
ret = mt7915_mcu_fw_dbg_ctrl(dev, debug, val);
|
2021-10-22 01:38:39 +08:00
|
|
|
if (ret)
|
2022-05-08 13:24:53 +08:00
|
|
|
goto out;
|
2021-10-22 01:38:39 +08:00
|
|
|
}
|
2020-04-25 03:32:38 +08:00
|
|
|
|
2021-10-22 01:38:40 +08:00
|
|
|
/* WM CPU info record control */
|
|
|
|
|
mt76_clear(dev, MT_CPU_UTIL_CTRL, BIT(0));
|
2022-05-08 13:24:53 +08:00
|
|
|
mt76_wr(dev, MT_DIC_CMD_REG_CMD, BIT(2) | BIT(13) | !dev->fw.debug_wm);
|
2021-10-22 01:38:40 +08:00
|
|
|
mt76_wr(dev, MT_MCU_WM_CIRQ_IRQ_MASK_CLR_ADDR, BIT(5));
|
|
|
|
|
mt76_wr(dev, MT_MCU_WM_CIRQ_IRQ_SOFT_ADDR, BIT(5));
|
|
|
|
|
|
2022-05-08 13:24:53 +08:00
|
|
|
out:
|
|
|
|
|
if (ret)
|
|
|
|
|
dev->fw.debug_wm = 0;
|
|
|
|
|
|
|
|
|
|
return ret;
|
2020-04-25 03:32:38 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static int
|
2021-10-22 01:38:39 +08:00
|
|
|
mt7915_fw_debug_wm_get(void *data, u64 *val)
|
|
|
|
|
{
|
|
|
|
|
struct mt7915_dev *dev = data;
|
|
|
|
|
|
2022-05-08 13:24:53 +08:00
|
|
|
*val = dev->fw.debug_wm;
|
2021-10-22 01:38:39 +08:00
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
DEFINE_DEBUGFS_ATTRIBUTE(fops_fw_debug_wm, mt7915_fw_debug_wm_get,
|
|
|
|
|
mt7915_fw_debug_wm_set, "%lld\n");
|
|
|
|
|
|
|
|
|
|
static int
|
|
|
|
|
mt7915_fw_debug_wa_set(void *data, u64 val)
|
|
|
|
|
{
|
|
|
|
|
struct mt7915_dev *dev = data;
|
2021-10-22 01:38:40 +08:00
|
|
|
int ret;
|
2021-10-22 01:38:39 +08:00
|
|
|
|
2022-05-08 13:24:53 +08:00
|
|
|
dev->fw.debug_wa = val ? MCU_FW_LOG_TO_HOST : 0;
|
|
|
|
|
|
|
|
|
|
ret = mt7915_mcu_fw_log_2_host(dev, MCU_FW_LOG_WA, dev->fw.debug_wa);
|
|
|
|
|
if (ret)
|
|
|
|
|
goto out;
|
2021-10-22 01:38:39 +08:00
|
|
|
|
2022-05-08 13:24:53 +08:00
|
|
|
ret = mt7915_mcu_wa_cmd(dev, MCU_WA_PARAM_CMD(SET),
|
|
|
|
|
MCU_WA_PARAM_PDMA_RX, !!dev->fw.debug_wa, 0);
|
|
|
|
|
out:
|
2021-10-22 01:38:40 +08:00
|
|
|
if (ret)
|
2022-05-08 13:24:53 +08:00
|
|
|
dev->fw.debug_wa = 0;
|
2021-10-22 01:38:40 +08:00
|
|
|
|
2022-05-08 13:24:53 +08:00
|
|
|
return ret;
|
2021-10-22 01:38:39 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static int
|
|
|
|
|
mt7915_fw_debug_wa_get(void *data, u64 *val)
|
2020-04-25 03:32:38 +08:00
|
|
|
{
|
|
|
|
|
struct mt7915_dev *dev = data;
|
|
|
|
|
|
2022-05-08 13:24:53 +08:00
|
|
|
*val = dev->fw.debug_wa;
|
2020-04-25 03:32:38 +08:00
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
2021-10-22 01:38:39 +08:00
|
|
|
DEFINE_DEBUGFS_ATTRIBUTE(fops_fw_debug_wa, mt7915_fw_debug_wa_get,
|
|
|
|
|
mt7915_fw_debug_wa_set, "%lld\n");
|
2020-04-25 03:32:38 +08:00
|
|
|
|
2021-12-26 22:18:32 +01:00
|
|
|
static struct dentry *
|
|
|
|
|
create_buf_file_cb(const char *filename, struct dentry *parent, umode_t mode,
|
|
|
|
|
struct rchan_buf *buf, int *is_global)
|
|
|
|
|
{
|
|
|
|
|
struct dentry *f;
|
|
|
|
|
|
|
|
|
|
f = debugfs_create_file("fwlog_data", mode, parent, buf,
|
|
|
|
|
&relay_file_operations);
|
|
|
|
|
if (IS_ERR(f))
|
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
|
|
*is_global = 1;
|
|
|
|
|
|
|
|
|
|
return f;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static int
|
|
|
|
|
remove_buf_file_cb(struct dentry *f)
|
|
|
|
|
{
|
|
|
|
|
debugfs_remove(f);
|
|
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static int
|
|
|
|
|
mt7915_fw_debug_bin_set(void *data, u64 val)
|
|
|
|
|
{
|
|
|
|
|
static struct rchan_callbacks relay_cb = {
|
|
|
|
|
.create_buf_file = create_buf_file_cb,
|
|
|
|
|
.remove_buf_file = remove_buf_file_cb,
|
|
|
|
|
};
|
|
|
|
|
struct mt7915_dev *dev = data;
|
|
|
|
|
|
|
|
|
|
if (!dev->relay_fwlog)
|
|
|
|
|
dev->relay_fwlog = relay_open("fwlog_data", dev->debugfs_dir,
|
|
|
|
|
1500, 512, &relay_cb, NULL);
|
|
|
|
|
if (!dev->relay_fwlog)
|
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
2022-05-08 13:24:53 +08:00
|
|
|
dev->fw.debug_bin = val;
|
2021-12-26 22:18:32 +01:00
|
|
|
|
|
|
|
|
relay_reset(dev->relay_fwlog);
|
|
|
|
|
|
2022-05-08 13:24:53 +08:00
|
|
|
return mt7915_fw_debug_wm_set(dev, dev->fw.debug_wm);
|
2021-12-26 22:18:32 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static int
|
|
|
|
|
mt7915_fw_debug_bin_get(void *data, u64 *val)
|
|
|
|
|
{
|
|
|
|
|
struct mt7915_dev *dev = data;
|
|
|
|
|
|
2022-05-08 13:24:53 +08:00
|
|
|
*val = dev->fw.debug_bin;
|
2021-12-26 22:18:32 +01:00
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
DEFINE_DEBUGFS_ATTRIBUTE(fops_fw_debug_bin, mt7915_fw_debug_bin_get,
|
|
|
|
|
mt7915_fw_debug_bin_set, "%lld\n");
|
|
|
|
|
|
2021-10-22 01:38:40 +08:00
|
|
|
static int
|
|
|
|
|
mt7915_fw_util_wm_show(struct seq_file *file, void *data)
|
|
|
|
|
{
|
|
|
|
|
struct mt7915_dev *dev = file->private;
|
|
|
|
|
|
2022-05-08 13:24:54 +08:00
|
|
|
seq_printf(file, "Program counter: 0x%x\n", mt76_rr(dev, MT_WM_MCU_PC));
|
|
|
|
|
seq_printf(file, "Exception state: 0x%x\n",
|
|
|
|
|
is_mt7915(&dev->mt76) ?
|
|
|
|
|
(u32)mt76_get_field(dev, MT_FW_EXCEPTION, GENMASK(15, 8)) :
|
|
|
|
|
(u32)mt76_get_field(dev, MT_FW_EXCEPTION, GENMASK(7, 0)));
|
|
|
|
|
|
2022-05-08 13:24:53 +08:00
|
|
|
if (dev->fw.debug_wm) {
|
2021-10-22 01:38:40 +08:00
|
|
|
seq_printf(file, "Busy: %u%% Peak busy: %u%%\n",
|
|
|
|
|
mt76_rr(dev, MT_CPU_UTIL_BUSY_PCT),
|
|
|
|
|
mt76_rr(dev, MT_CPU_UTIL_PEAK_BUSY_PCT));
|
|
|
|
|
seq_printf(file, "Idle count: %u Peak idle count: %u\n",
|
|
|
|
|
mt76_rr(dev, MT_CPU_UTIL_IDLE_CNT),
|
|
|
|
|
mt76_rr(dev, MT_CPU_UTIL_PEAK_IDLE_CNT));
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
DEFINE_SHOW_ATTRIBUTE(mt7915_fw_util_wm);
|
|
|
|
|
|
|
|
|
|
static int
|
|
|
|
|
mt7915_fw_util_wa_show(struct seq_file *file, void *data)
|
|
|
|
|
{
|
|
|
|
|
struct mt7915_dev *dev = file->private;
|
|
|
|
|
|
2022-05-08 13:24:54 +08:00
|
|
|
seq_printf(file, "Program counter: 0x%x\n", mt76_rr(dev, MT_WA_MCU_PC));
|
|
|
|
|
|
2022-05-08 13:24:53 +08:00
|
|
|
if (dev->fw.debug_wa)
|
2021-10-22 01:38:40 +08:00
|
|
|
return mt7915_mcu_wa_cmd(dev, MCU_WA_PARAM_CMD(QUERY),
|
|
|
|
|
MCU_WA_PARAM_CPU_UTIL, 0, 0);
|
|
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
DEFINE_SHOW_ATTRIBUTE(mt7915_fw_util_wa);
|
|
|
|
|
|
2020-04-25 03:32:27 +08:00
|
|
|
static void
|
|
|
|
|
mt7915_ampdu_stat_read_phy(struct mt7915_phy *phy,
|
|
|
|
|
struct seq_file *file)
|
|
|
|
|
{
|
2021-10-11 12:38:28 +02:00
|
|
|
struct mt7915_dev *dev = phy->dev;
|
2020-04-25 03:32:27 +08:00
|
|
|
bool ext_phy = phy != &dev->phy;
|
|
|
|
|
int bound[15], range[4], i, n;
|
|
|
|
|
|
|
|
|
|
/* Tx ampdu stat */
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(range); i++)
|
2022-02-09 14:11:57 +08:00
|
|
|
range[i] = mt76_rr(dev, MT_MIB_ARNG(phy->band_idx, i));
|
2020-04-25 03:32:27 +08:00
|
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(bound); i++)
|
2021-02-22 02:14:36 +01:00
|
|
|
bound[i] = MT_MIB_ARNCR_RANGE(range[i / 4], i % 4) + 1;
|
2020-04-25 03:32:27 +08:00
|
|
|
|
2022-02-09 14:11:57 +08:00
|
|
|
seq_printf(file, "\nPhy %d, Phy band %d\n", ext_phy, phy->band_idx);
|
2020-04-25 03:32:27 +08:00
|
|
|
|
|
|
|
|
seq_printf(file, "Length: %8d | ", bound[0]);
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(bound) - 1; i++)
|
|
|
|
|
seq_printf(file, "%3d -%3d | ",
|
|
|
|
|
bound[i] + 1, bound[i + 1]);
|
|
|
|
|
|
|
|
|
|
seq_puts(file, "\nCount: ");
|
2022-02-09 14:11:57 +08:00
|
|
|
n = phy->band_idx ? ARRAY_SIZE(dev->mt76.aggr_stats) / 2 : 0;
|
2020-04-25 03:32:27 +08:00
|
|
|
for (i = 0; i < ARRAY_SIZE(bound); i++)
|
|
|
|
|
seq_printf(file, "%8d | ", dev->mt76.aggr_stats[i + n]);
|
|
|
|
|
seq_puts(file, "\n");
|
|
|
|
|
|
|
|
|
|
seq_printf(file, "BA miss count: %d\n", phy->mib.ba_miss_cnt);
|
|
|
|
|
}
|
|
|
|
|
|
2020-05-12 00:06:36 +08:00
|
|
|
static void
|
|
|
|
|
mt7915_txbf_stat_read_phy(struct mt7915_phy *phy, struct seq_file *s)
|
|
|
|
|
{
|
2021-06-11 04:03:26 +08:00
|
|
|
static const char * const bw[] = {
|
|
|
|
|
"BW20", "BW40", "BW80", "BW160"
|
|
|
|
|
};
|
2021-10-18 17:43:23 +02:00
|
|
|
struct mib_stats *mib = &phy->mib;
|
2021-08-04 06:43:32 -07:00
|
|
|
|
2020-05-12 00:06:36 +08:00
|
|
|
/* Tx Beamformer monitor */
|
|
|
|
|
seq_puts(s, "\nTx Beamformer applied PPDU counts: ");
|
|
|
|
|
|
2021-08-04 06:43:32 -07:00
|
|
|
seq_printf(s, "iBF: %d, eBF: %d\n",
|
|
|
|
|
mib->tx_bf_ibf_ppdu_cnt,
|
|
|
|
|
mib->tx_bf_ebf_ppdu_cnt);
|
2020-05-12 00:06:36 +08:00
|
|
|
|
|
|
|
|
/* Tx Beamformer Rx feedback monitor */
|
|
|
|
|
seq_puts(s, "Tx Beamformer Rx feedback statistics: ");
|
|
|
|
|
|
2021-08-04 06:43:32 -07:00
|
|
|
seq_printf(s, "All: %d, HE: %d, VHT: %d, HT: %d, ",
|
|
|
|
|
mib->tx_bf_rx_fb_all_cnt,
|
|
|
|
|
mib->tx_bf_rx_fb_he_cnt,
|
|
|
|
|
mib->tx_bf_rx_fb_vht_cnt,
|
|
|
|
|
mib->tx_bf_rx_fb_ht_cnt);
|
|
|
|
|
|
|
|
|
|
seq_printf(s, "%s, NC: %d, NR: %d\n",
|
|
|
|
|
bw[mib->tx_bf_rx_fb_bw],
|
|
|
|
|
mib->tx_bf_rx_fb_nc_cnt,
|
|
|
|
|
mib->tx_bf_rx_fb_nr_cnt);
|
2020-05-12 00:06:36 +08:00
|
|
|
|
|
|
|
|
/* Tx Beamformee Rx NDPA & Tx feedback report */
|
2021-08-04 06:43:32 -07:00
|
|
|
seq_printf(s, "Tx Beamformee successful feedback frames: %d\n",
|
|
|
|
|
mib->tx_bf_fb_cpl_cnt);
|
|
|
|
|
seq_printf(s, "Tx Beamformee feedback triggered counts: %d\n",
|
|
|
|
|
mib->tx_bf_fb_trig_cnt);
|
2020-05-12 00:06:36 +08:00
|
|
|
|
2020-06-15 02:23:35 +08:00
|
|
|
/* Tx SU & MU counters */
|
2021-08-04 06:43:32 -07:00
|
|
|
seq_printf(s, "Tx multi-user Beamforming counts: %d\n",
|
|
|
|
|
mib->tx_bf_cnt);
|
|
|
|
|
seq_printf(s, "Tx multi-user MPDU counts: %d\n", mib->tx_mu_mpdu_cnt);
|
|
|
|
|
seq_printf(s, "Tx multi-user successful MPDU counts: %d\n",
|
|
|
|
|
mib->tx_mu_acked_mpdu_cnt);
|
|
|
|
|
seq_printf(s, "Tx single-user successful MPDU counts: %d\n",
|
|
|
|
|
mib->tx_su_acked_mpdu_cnt);
|
2020-05-12 00:06:36 +08:00
|
|
|
|
|
|
|
|
seq_puts(s, "\n");
|
|
|
|
|
}
|
|
|
|
|
|
2020-04-25 03:32:27 +08:00
|
|
|
static int
|
2021-03-27 17:56:17 +08:00
|
|
|
mt7915_tx_stats_show(struct seq_file *file, void *data)
|
2020-04-25 03:32:27 +08:00
|
|
|
{
|
2021-10-11 12:38:28 +02:00
|
|
|
struct mt7915_phy *phy = file->private;
|
|
|
|
|
struct mt7915_dev *dev = phy->dev;
|
2021-10-19 12:12:26 +02:00
|
|
|
struct mib_stats *mib = &phy->mib;
|
|
|
|
|
int i;
|
2020-04-25 03:32:27 +08:00
|
|
|
|
2021-10-19 12:12:25 +02:00
|
|
|
mutex_lock(&dev->mt76.mutex);
|
|
|
|
|
|
2021-10-11 12:38:28 +02:00
|
|
|
mt7915_ampdu_stat_read_phy(phy, file);
|
2021-10-19 12:12:25 +02:00
|
|
|
mt7915_mac_update_stats(phy);
|
2021-10-11 12:38:28 +02:00
|
|
|
mt7915_txbf_stat_read_phy(phy, file);
|
2020-04-25 03:32:27 +08:00
|
|
|
|
|
|
|
|
/* Tx amsdu info */
|
2021-06-11 04:03:26 +08:00
|
|
|
seq_puts(file, "Tx MSDU statistics:\n");
|
2021-10-19 12:12:26 +02:00
|
|
|
for (i = 0; i < ARRAY_SIZE(mib->tx_amsdu); i++) {
|
|
|
|
|
seq_printf(file, "AMSDU pack count of %d MSDU in TXD: %8d ",
|
|
|
|
|
i + 1, mib->tx_amsdu[i]);
|
|
|
|
|
if (mib->tx_amsdu_cnt)
|
|
|
|
|
seq_printf(file, "(%3d%%)\n",
|
|
|
|
|
mib->tx_amsdu[i] * 100 / mib->tx_amsdu_cnt);
|
2020-04-25 03:32:27 +08:00
|
|
|
else
|
|
|
|
|
seq_puts(file, "\n");
|
|
|
|
|
}
|
|
|
|
|
|
2021-10-19 12:12:25 +02:00
|
|
|
mutex_unlock(&dev->mt76.mutex);
|
|
|
|
|
|
2020-04-25 03:32:27 +08:00
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
2021-03-27 17:56:17 +08:00
|
|
|
DEFINE_SHOW_ATTRIBUTE(mt7915_tx_stats);
|
2020-04-25 03:32:27 +08:00
|
|
|
|
2021-08-17 02:37:34 +08:00
|
|
|
static void
|
2021-12-20 10:17:54 +08:00
|
|
|
mt7915_hw_queue_read(struct seq_file *s, u32 size,
|
2021-08-17 02:37:34 +08:00
|
|
|
const struct hw_queue_map *map)
|
2020-04-25 03:32:27 +08:00
|
|
|
{
|
2021-10-11 12:38:28 +02:00
|
|
|
struct mt7915_phy *phy = s->private;
|
|
|
|
|
struct mt7915_dev *dev = phy->dev;
|
2021-08-17 02:37:34 +08:00
|
|
|
u32 i, val;
|
2020-04-25 03:32:27 +08:00
|
|
|
|
2021-12-20 10:17:54 +08:00
|
|
|
val = mt76_rr(dev, MT_FL_Q_EMPTY);
|
2021-08-17 02:37:34 +08:00
|
|
|
for (i = 0; i < size; i++) {
|
|
|
|
|
u32 ctrl, head, tail, queued;
|
2020-04-25 03:32:27 +08:00
|
|
|
|
2021-08-17 02:37:34 +08:00
|
|
|
if (val & BIT(map[i].index))
|
|
|
|
|
continue;
|
2020-04-25 03:32:27 +08:00
|
|
|
|
2021-08-17 02:37:34 +08:00
|
|
|
ctrl = BIT(31) | (map[i].pid << 10) | (map[i].qid << 24);
|
2021-12-20 10:17:54 +08:00
|
|
|
mt76_wr(dev, MT_FL_Q0_CTRL, ctrl);
|
2020-04-25 03:32:27 +08:00
|
|
|
|
2021-12-20 10:17:54 +08:00
|
|
|
head = mt76_get_field(dev, MT_FL_Q2_CTRL,
|
2021-08-17 02:37:34 +08:00
|
|
|
GENMASK(11, 0));
|
2021-12-20 10:17:54 +08:00
|
|
|
tail = mt76_get_field(dev, MT_FL_Q2_CTRL,
|
2021-08-17 02:37:34 +08:00
|
|
|
GENMASK(27, 16));
|
2021-12-20 10:17:54 +08:00
|
|
|
queued = mt76_get_field(dev, MT_FL_Q3_CTRL,
|
2021-08-17 02:37:34 +08:00
|
|
|
GENMASK(11, 0));
|
|
|
|
|
|
|
|
|
|
seq_printf(s, "\t%s: ", map[i].name);
|
|
|
|
|
seq_printf(s, "queued:0x%03x head:0x%03x tail:0x%03x\n",
|
|
|
|
|
queued, head, tail);
|
2020-04-25 03:32:27 +08:00
|
|
|
}
|
2021-08-17 02:37:34 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
|
|
|
|
mt7915_sta_hw_queue_read(void *data, struct ieee80211_sta *sta)
|
|
|
|
|
{
|
|
|
|
|
struct mt7915_sta *msta = (struct mt7915_sta *)sta->drv_priv;
|
|
|
|
|
struct mt7915_dev *dev = msta->vif->phy->dev;
|
|
|
|
|
struct seq_file *s = data;
|
|
|
|
|
u8 ac;
|
|
|
|
|
|
|
|
|
|
for (ac = 0; ac < 4; ac++) {
|
|
|
|
|
u32 qlen, ctrl, val;
|
|
|
|
|
u32 idx = msta->wcid.idx >> 5;
|
|
|
|
|
u8 offs = msta->wcid.idx & GENMASK(4, 0);
|
|
|
|
|
|
|
|
|
|
ctrl = BIT(31) | BIT(11) | (ac << 24);
|
|
|
|
|
val = mt76_rr(dev, MT_PLE_AC_QEMPTY(ac, idx));
|
|
|
|
|
|
|
|
|
|
if (val & BIT(offs))
|
|
|
|
|
continue;
|
|
|
|
|
|
2021-12-20 10:17:54 +08:00
|
|
|
mt76_wr(dev, MT_FL_Q0_CTRL, ctrl | msta->wcid.idx);
|
|
|
|
|
qlen = mt76_get_field(dev, MT_FL_Q3_CTRL,
|
2021-08-17 02:37:34 +08:00
|
|
|
GENMASK(11, 0));
|
|
|
|
|
seq_printf(s, "\tSTA %pM wcid %d: AC%d%d queued:%d\n",
|
2021-12-14 11:41:06 +01:00
|
|
|
sta->addr, msta->wcid.idx,
|
|
|
|
|
msta->vif->mt76.wmm_idx, ac, qlen);
|
2021-08-17 02:37:34 +08:00
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static int
|
2021-10-11 12:38:28 +02:00
|
|
|
mt7915_hw_queues_show(struct seq_file *file, void *data)
|
2021-08-17 02:37:34 +08:00
|
|
|
{
|
2021-10-11 12:38:28 +02:00
|
|
|
struct mt7915_phy *phy = file->private;
|
|
|
|
|
struct mt7915_dev *dev = phy->dev;
|
2021-08-17 02:37:34 +08:00
|
|
|
static const struct hw_queue_map ple_queue_map[] = {
|
2021-10-11 12:38:28 +02:00
|
|
|
{ "CPU_Q0", 0, 1, MT_CTX0 },
|
|
|
|
|
{ "CPU_Q1", 1, 1, MT_CTX0 + 1 },
|
|
|
|
|
{ "CPU_Q2", 2, 1, MT_CTX0 + 2 },
|
|
|
|
|
{ "CPU_Q3", 3, 1, MT_CTX0 + 3 },
|
|
|
|
|
{ "ALTX_Q0", 8, 2, MT_LMAC_ALTX0 },
|
|
|
|
|
{ "BMC_Q0", 9, 2, MT_LMAC_BMC0 },
|
|
|
|
|
{ "BCN_Q0", 10, 2, MT_LMAC_BCN0 },
|
|
|
|
|
{ "PSMP_Q0", 11, 2, MT_LMAC_PSMP0 },
|
|
|
|
|
{ "ALTX_Q1", 12, 2, MT_LMAC_ALTX0 + 4 },
|
|
|
|
|
{ "BMC_Q1", 13, 2, MT_LMAC_BMC0 + 4 },
|
|
|
|
|
{ "BCN_Q1", 14, 2, MT_LMAC_BCN0 + 4 },
|
|
|
|
|
{ "PSMP_Q1", 15, 2, MT_LMAC_PSMP0 + 4 },
|
2021-08-17 02:37:34 +08:00
|
|
|
};
|
|
|
|
|
static const struct hw_queue_map pse_queue_map[] = {
|
2021-10-11 12:38:28 +02:00
|
|
|
{ "CPU Q0", 0, 1, MT_CTX0 },
|
|
|
|
|
{ "CPU Q1", 1, 1, MT_CTX0 + 1 },
|
|
|
|
|
{ "CPU Q2", 2, 1, MT_CTX0 + 2 },
|
|
|
|
|
{ "CPU Q3", 3, 1, MT_CTX0 + 3 },
|
|
|
|
|
{ "HIF_Q0", 8, 0, MT_HIF0 },
|
|
|
|
|
{ "HIF_Q1", 9, 0, MT_HIF0 + 1 },
|
|
|
|
|
{ "HIF_Q2", 10, 0, MT_HIF0 + 2 },
|
|
|
|
|
{ "HIF_Q3", 11, 0, MT_HIF0 + 3 },
|
|
|
|
|
{ "HIF_Q4", 12, 0, MT_HIF0 + 4 },
|
|
|
|
|
{ "HIF_Q5", 13, 0, MT_HIF0 + 5 },
|
|
|
|
|
{ "LMAC_Q", 16, 2, 0 },
|
|
|
|
|
{ "MDP_TXQ", 17, 2, 1 },
|
|
|
|
|
{ "MDP_RXQ", 18, 2, 2 },
|
|
|
|
|
{ "SEC_TXQ", 19, 2, 3 },
|
|
|
|
|
{ "SEC_RXQ", 20, 2, 4 },
|
2021-08-17 02:37:34 +08:00
|
|
|
};
|
|
|
|
|
u32 val, head, tail;
|
|
|
|
|
|
|
|
|
|
/* ple queue */
|
|
|
|
|
val = mt76_rr(dev, MT_PLE_FREEPG_CNT);
|
|
|
|
|
head = mt76_get_field(dev, MT_PLE_FREEPG_HEAD_TAIL, GENMASK(11, 0));
|
|
|
|
|
tail = mt76_get_field(dev, MT_PLE_FREEPG_HEAD_TAIL, GENMASK(27, 16));
|
2021-10-11 12:38:28 +02:00
|
|
|
seq_puts(file, "PLE page info:\n");
|
|
|
|
|
seq_printf(file,
|
|
|
|
|
"\tTotal free page: 0x%08x head: 0x%03x tail: 0x%03x\n",
|
2021-08-17 02:37:34 +08:00
|
|
|
val, head, tail);
|
|
|
|
|
|
|
|
|
|
val = mt76_rr(dev, MT_PLE_PG_HIF_GROUP);
|
|
|
|
|
head = mt76_get_field(dev, MT_PLE_HIF_PG_INFO, GENMASK(11, 0));
|
|
|
|
|
tail = mt76_get_field(dev, MT_PLE_HIF_PG_INFO, GENMASK(27, 16));
|
2021-10-11 12:38:28 +02:00
|
|
|
seq_printf(file, "\tHIF free page: 0x%03x res: 0x%03x used: 0x%03x\n",
|
2021-08-17 02:37:34 +08:00
|
|
|
val, head, tail);
|
|
|
|
|
|
2021-10-11 12:38:28 +02:00
|
|
|
seq_puts(file, "PLE non-empty queue info:\n");
|
2021-12-20 10:17:54 +08:00
|
|
|
mt7915_hw_queue_read(file, ARRAY_SIZE(ple_queue_map),
|
2021-08-17 02:37:34 +08:00
|
|
|
&ple_queue_map[0]);
|
|
|
|
|
|
|
|
|
|
/* iterate per-sta ple queue */
|
2021-10-11 12:38:28 +02:00
|
|
|
ieee80211_iterate_stations_atomic(phy->mt76->hw,
|
|
|
|
|
mt7915_sta_hw_queue_read, file);
|
2021-08-17 02:37:34 +08:00
|
|
|
/* pse queue */
|
2021-10-11 12:38:28 +02:00
|
|
|
seq_puts(file, "PSE non-empty queue info:\n");
|
2021-12-20 10:17:54 +08:00
|
|
|
mt7915_hw_queue_read(file, ARRAY_SIZE(pse_queue_map),
|
2021-08-17 02:37:34 +08:00
|
|
|
&pse_queue_map[0]);
|
2020-04-25 03:32:27 +08:00
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
2021-10-11 12:38:28 +02:00
|
|
|
DEFINE_SHOW_ATTRIBUTE(mt7915_hw_queues);
|
|
|
|
|
|
2020-04-25 03:32:27 +08:00
|
|
|
static int
|
2021-10-11 12:38:28 +02:00
|
|
|
mt7915_xmit_queues_show(struct seq_file *file, void *data)
|
2020-04-25 03:32:27 +08:00
|
|
|
{
|
2021-10-11 12:38:28 +02:00
|
|
|
struct mt7915_phy *phy = file->private;
|
|
|
|
|
struct mt7915_dev *dev = phy->dev;
|
2020-11-11 14:47:31 +01:00
|
|
|
struct {
|
|
|
|
|
struct mt76_queue *q;
|
2020-04-25 03:32:27 +08:00
|
|
|
char *queue;
|
|
|
|
|
} queue_map[] = {
|
2021-10-11 12:38:28 +02:00
|
|
|
{ phy->mt76->q_tx[MT_TXQ_BE], " MAIN" },
|
|
|
|
|
{ dev->mt76.q_mcu[MT_MCUQ_WM], " MCUWM" },
|
|
|
|
|
{ dev->mt76.q_mcu[MT_MCUQ_WA], " MCUWA" },
|
2021-08-17 02:37:35 +08:00
|
|
|
{ dev->mt76.q_mcu[MT_MCUQ_FWDL], "MCUFWDL" },
|
2020-04-25 03:32:27 +08:00
|
|
|
};
|
|
|
|
|
int i;
|
|
|
|
|
|
2021-10-11 12:38:29 +02:00
|
|
|
seq_puts(file, " queue | hw-queued | head | tail |\n");
|
2020-04-25 03:32:27 +08:00
|
|
|
for (i = 0; i < ARRAY_SIZE(queue_map); i++) {
|
2020-11-11 14:47:31 +01:00
|
|
|
struct mt76_queue *q = queue_map[i].q;
|
2020-04-25 03:32:27 +08:00
|
|
|
|
2020-11-13 11:11:31 +01:00
|
|
|
if (!q)
|
|
|
|
|
continue;
|
|
|
|
|
|
2021-10-11 12:38:29 +02:00
|
|
|
seq_printf(file, " %s | %9d | %9d | %9d |\n",
|
2020-08-23 21:43:51 +02:00
|
|
|
queue_map[i].queue, q->queued, q->head,
|
|
|
|
|
q->tail);
|
2020-04-25 03:32:27 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
2021-10-11 12:38:28 +02:00
|
|
|
DEFINE_SHOW_ATTRIBUTE(mt7915_xmit_queues);
|
|
|
|
|
|
2021-10-18 17:43:23 +02:00
|
|
|
static int
|
|
|
|
|
mt7915_rate_txpower_show(struct seq_file *file, void *data)
|
2020-04-25 03:32:29 +08:00
|
|
|
{
|
|
|
|
|
static const char * const sku_group_name[] = {
|
|
|
|
|
"CCK", "OFDM", "HT20", "HT40",
|
|
|
|
|
"VHT20", "VHT40", "VHT80", "VHT160",
|
|
|
|
|
"RU26", "RU52", "RU106", "RU242/SU20",
|
|
|
|
|
"RU484/SU40", "RU996/SU80", "RU2x996/SU160"
|
|
|
|
|
};
|
2021-10-18 17:43:23 +02:00
|
|
|
struct mt7915_phy *phy = file->private;
|
2021-05-25 18:34:09 +08:00
|
|
|
s8 txpower[MT7915_SKU_RATE_NUM], *buf;
|
|
|
|
|
int i;
|
2020-04-25 03:32:29 +08:00
|
|
|
|
2021-10-18 17:43:23 +02:00
|
|
|
seq_printf(file, "\nBand %d\n", phy != &phy->dev->phy);
|
2021-05-25 18:34:09 +08:00
|
|
|
mt7915_mcu_get_txpower_sku(phy, txpower, sizeof(txpower));
|
|
|
|
|
for (i = 0, buf = txpower; i < ARRAY_SIZE(mt7915_sku_group_len); i++) {
|
|
|
|
|
u8 mcs_num = mt7915_sku_group_len[i];
|
2021-04-17 06:16:19 +08:00
|
|
|
|
2021-05-25 18:34:09 +08:00
|
|
|
if (i >= SKU_VHT_BW20 && i <= SKU_VHT_BW160)
|
2021-04-17 06:16:19 +08:00
|
|
|
mcs_num = 10;
|
|
|
|
|
|
2021-10-18 17:43:23 +02:00
|
|
|
mt76_seq_puts_array(file, sku_group_name[i], buf, mcs_num);
|
2021-05-25 18:34:09 +08:00
|
|
|
buf += mt7915_sku_group_len[i];
|
2020-04-25 03:32:29 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
2021-10-11 12:38:28 +02:00
|
|
|
DEFINE_SHOW_ATTRIBUTE(mt7915_rate_txpower);
|
|
|
|
|
|
2021-09-23 16:29:34 +02:00
|
|
|
static int
|
|
|
|
|
mt7915_twt_stats(struct seq_file *s, void *data)
|
|
|
|
|
{
|
|
|
|
|
struct mt7915_dev *dev = dev_get_drvdata(s->private);
|
|
|
|
|
struct mt7915_twt_flow *iter;
|
|
|
|
|
|
|
|
|
|
rcu_read_lock();
|
|
|
|
|
|
|
|
|
|
seq_puts(s, " wcid | id | flags | exp | mantissa");
|
|
|
|
|
seq_puts(s, " | duration | tsf |\n");
|
|
|
|
|
list_for_each_entry_rcu(iter, &dev->twt_list, list)
|
|
|
|
|
seq_printf(s,
|
|
|
|
|
"%9d | %8d | %5c%c%c%c | %8d | %8d | %8d | %14lld |\n",
|
|
|
|
|
iter->wcid, iter->id,
|
|
|
|
|
iter->sched ? 's' : 'u',
|
|
|
|
|
iter->protection ? 'p' : '-',
|
|
|
|
|
iter->trigger ? 't' : '-',
|
|
|
|
|
iter->flowtype ? '-' : 'a',
|
|
|
|
|
iter->exp, iter->mantissa,
|
|
|
|
|
iter->duration, iter->tsf);
|
|
|
|
|
|
|
|
|
|
rcu_read_unlock();
|
|
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
2022-04-18 16:03:30 +08:00
|
|
|
/* The index of RF registers use the generic regidx, combined with two parts:
|
|
|
|
|
* WF selection [31:28] and offset [27:0].
|
|
|
|
|
*/
|
|
|
|
|
static int
|
|
|
|
|
mt7915_rf_regval_get(void *data, u64 *val)
|
|
|
|
|
{
|
|
|
|
|
struct mt7915_dev *dev = data;
|
|
|
|
|
u32 regval;
|
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
|
|
ret = mt7915_mcu_rf_regval(dev, dev->mt76.debugfs_reg, ®val, false);
|
|
|
|
|
if (ret)
|
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
|
|
*val = le32_to_cpu(regval);
|
|
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static int
|
|
|
|
|
mt7915_rf_regval_set(void *data, u64 val)
|
|
|
|
|
{
|
|
|
|
|
struct mt7915_dev *dev = data;
|
|
|
|
|
|
|
|
|
|
return mt7915_mcu_rf_regval(dev, dev->mt76.debugfs_reg, (u32 *)&val, true);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
DEFINE_DEBUGFS_ATTRIBUTE(fops_rf_regval, mt7915_rf_regval_get,
|
|
|
|
|
mt7915_rf_regval_set, "0x%08llx\n");
|
|
|
|
|
|
2021-10-11 12:38:28 +02:00
|
|
|
int mt7915_init_debugfs(struct mt7915_phy *phy)
|
2020-04-25 03:32:27 +08:00
|
|
|
{
|
2021-10-11 12:38:28 +02:00
|
|
|
struct mt7915_dev *dev = phy->dev;
|
|
|
|
|
bool ext_phy = phy != &dev->phy;
|
2020-04-25 03:32:27 +08:00
|
|
|
struct dentry *dir;
|
|
|
|
|
|
2021-10-11 12:38:28 +02:00
|
|
|
dir = mt76_register_debugfs_fops(phy->mt76, NULL);
|
2020-04-25 03:32:27 +08:00
|
|
|
if (!dir)
|
|
|
|
|
return -ENOMEM;
|
2021-12-15 16:45:30 +08:00
|
|
|
debugfs_create_file("muru_debug", 0600, dir, dev, &fops_muru_debug);
|
|
|
|
|
debugfs_create_file("muru_stats", 0400, dir, phy,
|
|
|
|
|
&mt7915_muru_stats_fops);
|
2021-10-11 12:38:28 +02:00
|
|
|
debugfs_create_file("hw-queues", 0400, dir, phy,
|
|
|
|
|
&mt7915_hw_queues_fops);
|
|
|
|
|
debugfs_create_file("xmit-queues", 0400, dir, phy,
|
|
|
|
|
&mt7915_xmit_queues_fops);
|
|
|
|
|
debugfs_create_file("tx_stats", 0400, dir, phy, &mt7915_tx_stats_fops);
|
2022-05-05 15:08:34 +08:00
|
|
|
debugfs_create_file("fw_ser", 0600, dir, phy, &mt7915_fw_ser_ops);
|
2021-10-22 01:38:39 +08:00
|
|
|
debugfs_create_file("fw_debug_wm", 0600, dir, dev, &fops_fw_debug_wm);
|
|
|
|
|
debugfs_create_file("fw_debug_wa", 0600, dir, dev, &fops_fw_debug_wa);
|
2021-12-26 22:18:32 +01:00
|
|
|
debugfs_create_file("fw_debug_bin", 0600, dir, dev, &fops_fw_debug_bin);
|
2021-10-22 01:38:40 +08:00
|
|
|
debugfs_create_file("fw_util_wm", 0400, dir, dev,
|
|
|
|
|
&mt7915_fw_util_wm_fops);
|
|
|
|
|
debugfs_create_file("fw_util_wa", 0400, dir, dev,
|
|
|
|
|
&mt7915_fw_util_wa_fops);
|
2021-01-14 13:15:31 +08:00
|
|
|
debugfs_create_file("implicit_txbf", 0600, dir, dev,
|
|
|
|
|
&fops_implicit_txbf);
|
2021-10-11 12:38:28 +02:00
|
|
|
debugfs_create_file("txpower_sku", 0400, dir, phy,
|
|
|
|
|
&mt7915_rate_txpower_fops);
|
2021-09-23 16:29:34 +02:00
|
|
|
debugfs_create_devm_seqfile(dev->mt76.dev, "twt_stats", dir,
|
|
|
|
|
mt7915_twt_stats);
|
2022-04-18 16:03:30 +08:00
|
|
|
debugfs_create_file("rf_regval", 0600, dir, dev, &fops_rf_regval);
|
|
|
|
|
|
2022-02-09 14:11:57 +08:00
|
|
|
if (!dev->dbdc_support || phy->band_idx) {
|
2021-10-11 12:38:28 +02:00
|
|
|
debugfs_create_u32("dfs_hw_pattern", 0400, dir,
|
|
|
|
|
&dev->hw_pattern);
|
|
|
|
|
debugfs_create_file("radar_trigger", 0200, dir, dev,
|
|
|
|
|
&fops_radar_trigger);
|
2022-01-12 18:53:52 +01:00
|
|
|
debugfs_create_devm_seqfile(dev->mt76.dev, "rdd_monitor", dir,
|
|
|
|
|
mt7915_rdd_monitor);
|
2021-10-11 12:38:28 +02:00
|
|
|
}
|
2020-04-25 03:32:27 +08:00
|
|
|
|
2021-12-26 22:18:32 +01:00
|
|
|
if (!ext_phy)
|
|
|
|
|
dev->debugfs_dir = dir;
|
|
|
|
|
|
2020-04-25 03:32:27 +08:00
|
|
|
return 0;
|
|
|
|
|
}
|
2020-04-25 03:32:34 +08:00
|
|
|
|
2021-12-26 22:18:32 +01:00
|
|
|
static void
|
|
|
|
|
mt7915_debugfs_write_fwlog(struct mt7915_dev *dev, const void *hdr, int hdrlen,
|
|
|
|
|
const void *data, int len)
|
|
|
|
|
{
|
|
|
|
|
static DEFINE_SPINLOCK(lock);
|
|
|
|
|
unsigned long flags;
|
|
|
|
|
void *dest;
|
|
|
|
|
|
|
|
|
|
spin_lock_irqsave(&lock, flags);
|
|
|
|
|
dest = relay_reserve(dev->relay_fwlog, hdrlen + len + 4);
|
|
|
|
|
if (dest) {
|
|
|
|
|
*(u32 *)dest = hdrlen + len;
|
|
|
|
|
dest += 4;
|
|
|
|
|
|
|
|
|
|
if (hdrlen) {
|
|
|
|
|
memcpy(dest, hdr, hdrlen);
|
|
|
|
|
dest += hdrlen;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
memcpy(dest, data, len);
|
|
|
|
|
relay_flush(dev->relay_fwlog);
|
|
|
|
|
}
|
|
|
|
|
spin_unlock_irqrestore(&lock, flags);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
void mt7915_debugfs_rx_fw_monitor(struct mt7915_dev *dev, const void *data, int len)
|
|
|
|
|
{
|
|
|
|
|
struct {
|
|
|
|
|
__le32 magic;
|
|
|
|
|
__le32 timestamp;
|
|
|
|
|
__le16 msg_type;
|
|
|
|
|
__le16 len;
|
|
|
|
|
} hdr = {
|
|
|
|
|
.magic = cpu_to_le32(FW_BIN_LOG_MAGIC),
|
2022-02-11 18:12:50 +01:00
|
|
|
.msg_type = cpu_to_le16(PKT_TYPE_RX_FW_MONITOR),
|
2021-12-26 22:18:32 +01:00
|
|
|
};
|
|
|
|
|
|
|
|
|
|
if (!dev->relay_fwlog)
|
|
|
|
|
return;
|
|
|
|
|
|
2022-02-11 18:12:50 +01:00
|
|
|
hdr.timestamp = cpu_to_le32(mt76_rr(dev, MT_LPON_FRCR(0)));
|
2021-12-26 22:18:32 +01:00
|
|
|
hdr.len = *(__le16 *)data;
|
|
|
|
|
mt7915_debugfs_write_fwlog(dev, &hdr, sizeof(hdr), data, len);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
bool mt7915_debugfs_rx_log(struct mt7915_dev *dev, const void *data, int len)
|
|
|
|
|
{
|
|
|
|
|
if (get_unaligned_le32(data) != FW_BIN_LOG_MAGIC)
|
|
|
|
|
return false;
|
|
|
|
|
|
|
|
|
|
if (dev->relay_fwlog)
|
|
|
|
|
mt7915_debugfs_write_fwlog(dev, NULL, 0, data, len);
|
|
|
|
|
|
|
|
|
|
return true;
|
|
|
|
|
}
|
|
|
|
|
|
2020-06-15 02:23:33 +08:00
|
|
|
#ifdef CONFIG_MAC80211_DEBUGFS
|
2020-04-25 03:32:34 +08:00
|
|
|
/** per-station debugfs **/
|
|
|
|
|
|
2021-10-21 04:57:56 +08:00
|
|
|
static ssize_t mt7915_sta_fixed_rate_set(struct file *file,
|
|
|
|
|
const char __user *user_buf,
|
|
|
|
|
size_t count, loff_t *ppos)
|
2020-04-25 03:32:36 +08:00
|
|
|
{
|
2021-10-21 04:57:56 +08:00
|
|
|
struct ieee80211_sta *sta = file->private_data;
|
2020-04-25 03:32:36 +08:00
|
|
|
struct mt7915_sta *msta = (struct mt7915_sta *)sta->drv_priv;
|
2021-10-21 04:57:56 +08:00
|
|
|
struct mt7915_dev *dev = msta->vif->phy->dev;
|
|
|
|
|
struct ieee80211_vif *vif;
|
|
|
|
|
struct sta_phy phy = {};
|
|
|
|
|
char buf[100];
|
|
|
|
|
int ret;
|
|
|
|
|
u32 field;
|
|
|
|
|
u8 i, gi, he_ltf;
|
|
|
|
|
|
|
|
|
|
if (count >= sizeof(buf))
|
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
|
|
if (copy_from_user(buf, user_buf, count))
|
|
|
|
|
return -EFAULT;
|
|
|
|
|
|
|
|
|
|
if (count && buf[count - 1] == '\n')
|
|
|
|
|
buf[count - 1] = '\0';
|
|
|
|
|
else
|
|
|
|
|
buf[count] = '\0';
|
|
|
|
|
|
|
|
|
|
/* mode - cck: 0, ofdm: 1, ht: 2, gf: 3, vht: 4, he_su: 8, he_er: 9
|
|
|
|
|
* bw - bw20: 0, bw40: 1, bw80: 2, bw160: 3
|
|
|
|
|
* nss - vht: 1~4, he: 1~4, others: ignore
|
|
|
|
|
* mcs - cck: 0~4, ofdm: 0~7, ht: 0~32, vht: 0~9, he_su: 0~11, he_er: 0~2
|
|
|
|
|
* gi - (ht/vht) lgi: 0, sgi: 1; (he) 0.8us: 0, 1.6us: 1, 3.2us: 2
|
|
|
|
|
* ldpc - off: 0, on: 1
|
|
|
|
|
* stbc - off: 0, on: 1
|
|
|
|
|
* he_ltf - 1xltf: 0, 2xltf: 1, 4xltf: 2
|
2021-08-07 11:14:23 +08:00
|
|
|
*/
|
2021-10-21 04:57:56 +08:00
|
|
|
if (sscanf(buf, "%hhu %hhu %hhu %hhu %hhu %hhu %hhu %hhu",
|
|
|
|
|
&phy.type, &phy.bw, &phy.nss, &phy.mcs, &gi,
|
|
|
|
|
&phy.ldpc, &phy.stbc, &he_ltf) != 8) {
|
|
|
|
|
dev_warn(dev->mt76.dev,
|
|
|
|
|
"format: Mode BW NSS MCS (HE)GI LDPC STBC HE_LTF\n");
|
|
|
|
|
field = RATE_PARAM_AUTO;
|
|
|
|
|
goto out;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
phy.ldpc = (phy.bw || phy.ldpc) * GENMASK(2, 0);
|
|
|
|
|
for (i = 0; i <= phy.bw; i++) {
|
mac80211: prepare sta handling for MLO support
Currently in mac80211 each STA object is represented
using sta_info datastructure with the associated
STA specific information and drivers access ieee80211_sta
part of it.
With MLO (Multi Link Operation) support being added
in 802.11be standard, though the association is logically
with a single Multi Link capable STA, at the physical level
communication can happen via different advertised
links (uniquely identified by Channel, operating class,
BSSID) and hence the need to handle multiple link
STA parameters within a composite sta_info object
called the MLD STA. The different link STA part of
MLD STA are identified using the link address which can
be same or different as the MLD STA address and unique
link id based on the link vif.
To support extension of such a model, the sta_info
datastructure is modified to hold multiple link STA
objects with link specific params currently within
sta_info moved to this new structure. Similarly this is
done for ieee80211_sta as well which will be accessed
within mac80211 as well as by drivers, hence trivial
driver changes are expected to support this.
For current non MLO supported drivers, only one link STA
is present and link information is accessed via 'deflink'
member.
For MLO drivers, we still need to define the APIs etc. to
get the correct link ID and access the correct part of
the station info.
Currently in mac80211, all link STA info are accessed directly
via deflink. These will be updated to access via link pointers
indexed by link id with MLO support patches, with link id
being 0 for non MLO supported cases.
Except for couple of macro related changes, below spatch takes
care of updating mac80211 and driver code to access to the
link STA info via deflink.
@ieee80211_sta@
struct ieee80211_sta *s;
struct sta_info *si;
identifier var = {supp_rates, ht_cap, vht_cap, he_cap, he_6ghz_capa, eht_cap, rx_nss, bandwidth, txpwr};
@@
(
s->
- var
+ deflink.var
|
si->sta.
- var
+ deflink.var
)
@sta_info@
struct sta_info *si;
identifier var = {gtk, pcpu_rx_stats, rx_stats, rx_stats_avg, status_stats, tx_stats, cur_max_bandwidth};
@@
(
si->
- var
+ deflink.var
)
Signed-off-by: Sriram R <quic_srirrama@quicinc.com>
Link: https://lore.kernel.org/r/1649086883-13246-1-git-send-email-quic_srirrama@quicinc.com
[remove MLO-drivers notes from commit message, not clear yet; run spatch]
Signed-off-by: Johannes Berg <johannes.berg@intel.com>
2022-04-04 21:11:23 +05:30
|
|
|
phy.sgi |= gi << (i << sta->deflink.he_cap.has_he);
|
|
|
|
|
phy.he_ltf |= he_ltf << (i << sta->deflink.he_cap.has_he);
|
2021-10-21 04:57:56 +08:00
|
|
|
}
|
|
|
|
|
field = RATE_PARAM_FIXED;
|
|
|
|
|
|
|
|
|
|
out:
|
|
|
|
|
vif = container_of((void *)msta->vif, struct ieee80211_vif, drv_priv);
|
|
|
|
|
ret = mt7915_mcu_set_fixed_rate_ctrl(dev, vif, sta, &phy, field);
|
|
|
|
|
if (ret)
|
|
|
|
|
return -EFAULT;
|
|
|
|
|
|
|
|
|
|
return count;
|
2020-04-25 03:32:36 +08:00
|
|
|
}
|
|
|
|
|
|
2021-10-21 04:57:56 +08:00
|
|
|
static const struct file_operations fops_fixed_rate = {
|
|
|
|
|
.write = mt7915_sta_fixed_rate_set,
|
|
|
|
|
.open = simple_open,
|
|
|
|
|
.owner = THIS_MODULE,
|
|
|
|
|
.llseek = default_llseek,
|
|
|
|
|
};
|
2020-04-25 03:32:36 +08:00
|
|
|
|
2021-08-17 02:37:34 +08:00
|
|
|
static int
|
|
|
|
|
mt7915_queues_show(struct seq_file *s, void *data)
|
|
|
|
|
{
|
|
|
|
|
struct ieee80211_sta *sta = s->private;
|
|
|
|
|
|
|
|
|
|
mt7915_sta_hw_queue_read(s, sta);
|
|
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
DEFINE_SHOW_ATTRIBUTE(mt7915_queues);
|
|
|
|
|
|
2020-04-25 03:32:34 +08:00
|
|
|
void mt7915_sta_add_debugfs(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
|
|
|
|
|
struct ieee80211_sta *sta, struct dentry *dir)
|
|
|
|
|
{
|
2020-04-25 03:32:36 +08:00
|
|
|
debugfs_create_file("fixed_rate", 0600, dir, sta, &fops_fixed_rate);
|
2021-08-17 02:37:34 +08:00
|
|
|
debugfs_create_file("hw-queues", 0400, dir, sta, &mt7915_queues_fops);
|
2020-04-25 03:32:34 +08:00
|
|
|
}
|
2021-08-17 02:37:34 +08:00
|
|
|
|
2020-06-15 02:23:33 +08:00
|
|
|
#endif
|