2012-07-11 06:08:25 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2012 Red Hat Inc.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
* Authors: Ben Skeggs
|
|
|
|
*/
|
2014-02-24 02:41:57 +00:00
|
|
|
#include "nv04.h"
|
2012-07-11 06:08:25 +00:00
|
|
|
|
|
|
|
static u64
|
2015-01-14 05:12:11 +00:00
|
|
|
nv04_timer_read(struct nvkm_timer *ptimer)
|
2012-07-11 06:08:25 +00:00
|
|
|
{
|
|
|
|
struct nv04_timer_priv *priv = (void *)ptimer;
|
|
|
|
u32 hi, lo;
|
|
|
|
|
|
|
|
do {
|
|
|
|
hi = nv_rd32(priv, NV04_PTIMER_TIME_1);
|
|
|
|
lo = nv_rd32(priv, NV04_PTIMER_TIME_0);
|
|
|
|
} while (hi != nv_rd32(priv, NV04_PTIMER_TIME_1));
|
|
|
|
|
|
|
|
return ((u64)hi << 32 | lo);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2015-01-14 05:12:11 +00:00
|
|
|
nv04_timer_alarm_trigger(struct nvkm_timer *ptimer)
|
2012-07-11 06:08:25 +00:00
|
|
|
{
|
|
|
|
struct nv04_timer_priv *priv = (void *)ptimer;
|
2015-01-14 05:12:11 +00:00
|
|
|
struct nvkm_alarm *alarm, *atemp;
|
2012-07-11 06:08:25 +00:00
|
|
|
unsigned long flags;
|
|
|
|
LIST_HEAD(exec);
|
|
|
|
|
|
|
|
/* move any due alarms off the pending list */
|
|
|
|
spin_lock_irqsave(&priv->lock, flags);
|
|
|
|
list_for_each_entry_safe(alarm, atemp, &priv->alarms, head) {
|
|
|
|
if (alarm->timestamp <= ptimer->read(ptimer))
|
|
|
|
list_move_tail(&alarm->head, &exec);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* reschedule interrupt for next alarm time */
|
|
|
|
if (!list_empty(&priv->alarms)) {
|
|
|
|
alarm = list_first_entry(&priv->alarms, typeof(*alarm), head);
|
|
|
|
nv_wr32(priv, NV04_PTIMER_ALARM_0, alarm->timestamp);
|
|
|
|
nv_wr32(priv, NV04_PTIMER_INTR_EN_0, 0x00000001);
|
|
|
|
} else {
|
|
|
|
nv_wr32(priv, NV04_PTIMER_INTR_EN_0, 0x00000000);
|
|
|
|
}
|
|
|
|
spin_unlock_irqrestore(&priv->lock, flags);
|
|
|
|
|
|
|
|
/* execute any pending alarm handlers */
|
|
|
|
list_for_each_entry_safe(alarm, atemp, &exec, head) {
|
2012-09-02 23:37:02 +00:00
|
|
|
list_del_init(&alarm->head);
|
2012-07-11 06:08:25 +00:00
|
|
|
alarm->func(alarm);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2015-01-14 05:12:11 +00:00
|
|
|
nv04_timer_alarm(struct nvkm_timer *ptimer, u64 time, struct nvkm_alarm *alarm)
|
2009-12-11 09:24:15 +00:00
|
|
|
{
|
2012-07-11 06:08:25 +00:00
|
|
|
struct nv04_timer_priv *priv = (void *)ptimer;
|
2015-01-14 05:12:11 +00:00
|
|
|
struct nvkm_alarm *list;
|
2012-07-11 06:08:25 +00:00
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
alarm->timestamp = ptimer->read(ptimer) + time;
|
|
|
|
|
|
|
|
/* append new alarm to list, in soonest-alarm-first order */
|
|
|
|
spin_lock_irqsave(&priv->lock, flags);
|
2013-04-25 23:17:22 +00:00
|
|
|
if (!time) {
|
|
|
|
if (!list_empty(&alarm->head))
|
|
|
|
list_del(&alarm->head);
|
|
|
|
} else {
|
|
|
|
list_for_each_entry(list, &priv->alarms, head) {
|
|
|
|
if (list->timestamp > alarm->timestamp)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
list_add_tail(&alarm->head, &list->head);
|
2012-07-11 06:08:25 +00:00
|
|
|
}
|
|
|
|
spin_unlock_irqrestore(&priv->lock, flags);
|
2011-07-03 11:16:12 +00:00
|
|
|
|
2012-07-11 06:08:25 +00:00
|
|
|
/* process pending alarms */
|
|
|
|
nv04_timer_alarm_trigger(ptimer);
|
|
|
|
}
|
|
|
|
|
2013-08-12 02:48:51 +00:00
|
|
|
static void
|
2015-01-14 05:12:11 +00:00
|
|
|
nv04_timer_alarm_cancel(struct nvkm_timer *ptimer, struct nvkm_alarm *alarm)
|
2013-08-12 02:48:51 +00:00
|
|
|
{
|
|
|
|
struct nv04_timer_priv *priv = (void *)ptimer;
|
|
|
|
unsigned long flags;
|
|
|
|
spin_lock_irqsave(&priv->lock, flags);
|
2013-09-16 22:22:01 +00:00
|
|
|
list_del_init(&alarm->head);
|
2013-08-12 02:48:51 +00:00
|
|
|
spin_unlock_irqrestore(&priv->lock, flags);
|
|
|
|
}
|
|
|
|
|
2012-07-11 06:08:25 +00:00
|
|
|
static void
|
2015-01-14 05:12:11 +00:00
|
|
|
nv04_timer_intr(struct nvkm_subdev *subdev)
|
2012-07-11 06:08:25 +00:00
|
|
|
{
|
|
|
|
struct nv04_timer_priv *priv = (void *)subdev;
|
|
|
|
u32 stat = nv_rd32(priv, NV04_PTIMER_INTR_0);
|
|
|
|
|
|
|
|
if (stat & 0x00000001) {
|
|
|
|
nv04_timer_alarm_trigger(&priv->base);
|
|
|
|
nv_wr32(priv, NV04_PTIMER_INTR_0, 0x00000001);
|
|
|
|
stat &= ~0x00000001;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (stat) {
|
|
|
|
nv_error(priv, "unknown stat 0x%08x\n", stat);
|
|
|
|
nv_wr32(priv, NV04_PTIMER_INTR_0, stat);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2014-02-24 02:41:57 +00:00
|
|
|
int
|
2015-01-14 05:12:11 +00:00
|
|
|
nv04_timer_fini(struct nvkm_object *object, bool suspend)
|
2012-07-11 06:08:25 +00:00
|
|
|
{
|
|
|
|
struct nv04_timer_priv *priv = (void *)object;
|
2014-02-24 02:41:57 +00:00
|
|
|
if (suspend)
|
|
|
|
priv->suspend_time = nv04_timer_read(&priv->base);
|
|
|
|
nv_wr32(priv, NV04_PTIMER_INTR_EN_0, 0x00000000);
|
2015-01-14 05:12:11 +00:00
|
|
|
return nvkm_timer_fini(&priv->base, suspend);
|
2012-07-11 06:08:25 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
2015-01-14 05:12:11 +00:00
|
|
|
nv04_timer_init(struct nvkm_object *object)
|
2012-07-11 06:08:25 +00:00
|
|
|
{
|
2015-01-14 05:12:11 +00:00
|
|
|
struct nvkm_device *device = nv_device(object);
|
2012-07-11 06:08:25 +00:00
|
|
|
struct nv04_timer_priv *priv = (void *)object;
|
2013-08-12 02:48:50 +00:00
|
|
|
u32 m = 1, f, n, d, lo, hi;
|
2012-07-11 06:08:25 +00:00
|
|
|
int ret;
|
|
|
|
|
2015-01-14 05:12:11 +00:00
|
|
|
ret = nvkm_timer_init(&priv->base);
|
2012-07-11 06:08:25 +00:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
2009-12-11 09:24:15 +00:00
|
|
|
|
2011-07-03 11:16:12 +00:00
|
|
|
/* aim for 31.25MHz, which gives us nanosecond timestamps */
|
2011-07-21 06:12:58 +00:00
|
|
|
d = 1000000 / 32;
|
2011-07-03 11:16:12 +00:00
|
|
|
|
|
|
|
/* determine base clock for timer source */
|
2012-07-11 06:08:25 +00:00
|
|
|
#if 0 /*XXX*/
|
|
|
|
if (device->chipset < 0x40) {
|
2015-01-14 05:12:11 +00:00
|
|
|
n = nvkm_hw_get_clock(device, PLL_CORE);
|
2011-07-03 11:16:12 +00:00
|
|
|
} else
|
2012-07-11 06:08:25 +00:00
|
|
|
#endif
|
|
|
|
if (device->chipset <= 0x40) {
|
2011-07-03 11:16:12 +00:00
|
|
|
/*XXX: figure this out */
|
2012-07-11 06:08:25 +00:00
|
|
|
f = -1;
|
2011-07-03 11:16:12 +00:00
|
|
|
n = 0;
|
|
|
|
} else {
|
2012-07-11 06:08:25 +00:00
|
|
|
f = device->crystal;
|
|
|
|
n = f;
|
2011-07-03 11:16:12 +00:00
|
|
|
while (n < (d * 2)) {
|
|
|
|
n += (n / m);
|
|
|
|
m++;
|
|
|
|
}
|
|
|
|
|
2012-07-11 06:08:25 +00:00
|
|
|
nv_wr32(priv, 0x009220, m - 1);
|
2009-12-11 09:24:15 +00:00
|
|
|
}
|
|
|
|
|
2011-07-03 11:16:12 +00:00
|
|
|
if (!n) {
|
2012-07-11 06:08:25 +00:00
|
|
|
nv_warn(priv, "unknown input clock freq\n");
|
|
|
|
if (!nv_rd32(priv, NV04_PTIMER_NUMERATOR) ||
|
|
|
|
!nv_rd32(priv, NV04_PTIMER_DENOMINATOR)) {
|
|
|
|
nv_wr32(priv, NV04_PTIMER_NUMERATOR, 1);
|
|
|
|
nv_wr32(priv, NV04_PTIMER_DENOMINATOR, 1);
|
2011-07-03 11:16:12 +00:00
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* reduce ratio to acceptable values */
|
|
|
|
while (((n % 5) == 0) && ((d % 5) == 0)) {
|
|
|
|
n /= 5;
|
|
|
|
d /= 5;
|
|
|
|
}
|
|
|
|
|
|
|
|
while (((n % 2) == 0) && ((d % 2) == 0)) {
|
|
|
|
n /= 2;
|
|
|
|
d /= 2;
|
|
|
|
}
|
|
|
|
|
|
|
|
while (n > 0xffff || d > 0xffff) {
|
|
|
|
n >>= 1;
|
|
|
|
d >>= 1;
|
|
|
|
}
|
|
|
|
|
2013-08-12 02:48:50 +00:00
|
|
|
/* restore the time before suspend */
|
|
|
|
lo = priv->suspend_time;
|
|
|
|
hi = (priv->suspend_time >> 32);
|
|
|
|
|
2012-07-11 06:08:25 +00:00
|
|
|
nv_debug(priv, "input frequency : %dHz\n", f);
|
|
|
|
nv_debug(priv, "input multiplier: %d\n", m);
|
|
|
|
nv_debug(priv, "numerator : 0x%08x\n", n);
|
|
|
|
nv_debug(priv, "denominator : 0x%08x\n", d);
|
|
|
|
nv_debug(priv, "timer frequency : %dHz\n", (f * m) * d / n);
|
2013-08-12 02:48:50 +00:00
|
|
|
nv_debug(priv, "time low : 0x%08x\n", lo);
|
|
|
|
nv_debug(priv, "time high : 0x%08x\n", hi);
|
2012-07-11 06:08:25 +00:00
|
|
|
|
|
|
|
nv_wr32(priv, NV04_PTIMER_NUMERATOR, n);
|
|
|
|
nv_wr32(priv, NV04_PTIMER_DENOMINATOR, d);
|
|
|
|
nv_wr32(priv, NV04_PTIMER_INTR_0, 0xffffffff);
|
|
|
|
nv_wr32(priv, NV04_PTIMER_INTR_EN_0, 0x00000000);
|
2013-08-12 02:48:50 +00:00
|
|
|
nv_wr32(priv, NV04_PTIMER_TIME_1, hi);
|
|
|
|
nv_wr32(priv, NV04_PTIMER_TIME_0, lo);
|
2009-12-11 09:24:15 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-02-24 02:41:57 +00:00
|
|
|
void
|
2015-01-14 05:12:11 +00:00
|
|
|
nv04_timer_dtor(struct nvkm_object *object)
|
2009-12-11 09:24:15 +00:00
|
|
|
{
|
2012-07-11 06:08:25 +00:00
|
|
|
struct nv04_timer_priv *priv = (void *)object;
|
2015-01-14 05:12:11 +00:00
|
|
|
return nvkm_timer_destroy(&priv->base);
|
2014-02-24 02:41:57 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
int
|
2015-01-14 05:12:11 +00:00
|
|
|
nv04_timer_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
|
|
|
|
struct nvkm_oclass *oclass, void *data, u32 size,
|
|
|
|
struct nvkm_object **pobject)
|
2014-02-24 02:41:57 +00:00
|
|
|
{
|
|
|
|
struct nv04_timer_priv *priv;
|
|
|
|
int ret;
|
|
|
|
|
2015-01-14 05:12:11 +00:00
|
|
|
ret = nvkm_timer_create(parent, engine, oclass, &priv);
|
2014-02-24 02:41:57 +00:00
|
|
|
*pobject = nv_object(priv);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
priv->base.base.intr = nv04_timer_intr;
|
|
|
|
priv->base.read = nv04_timer_read;
|
|
|
|
priv->base.alarm = nv04_timer_alarm;
|
|
|
|
priv->base.alarm_cancel = nv04_timer_alarm_cancel;
|
|
|
|
priv->suspend_time = 0;
|
|
|
|
|
|
|
|
INIT_LIST_HEAD(&priv->alarms);
|
|
|
|
spin_lock_init(&priv->lock);
|
|
|
|
return 0;
|
2009-12-11 09:24:15 +00:00
|
|
|
}
|
|
|
|
|
2015-01-14 05:12:11 +00:00
|
|
|
struct nvkm_oclass
|
2012-07-11 06:08:25 +00:00
|
|
|
nv04_timer_oclass = {
|
|
|
|
.handle = NV_SUBDEV(TIMER, 0x04),
|
2015-01-14 05:12:11 +00:00
|
|
|
.ofuncs = &(struct nvkm_ofuncs) {
|
2012-07-11 06:08:25 +00:00
|
|
|
.ctor = nv04_timer_ctor,
|
|
|
|
.dtor = nv04_timer_dtor,
|
|
|
|
.init = nv04_timer_init,
|
|
|
|
.fini = nv04_timer_fini,
|
|
|
|
}
|
|
|
|
};
|