2018-10-11 07:17:10 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0 */
|
|
|
|
/* Copyright (c) 2018 Intel Corporation */
|
|
|
|
|
|
|
|
#ifndef _IGC_DEFINES_H_
|
|
|
|
#define _IGC_DEFINES_H_
|
|
|
|
|
2018-10-11 07:17:13 +00:00
|
|
|
#define IGC_CTRL_EXT_DRV_LOAD 0x10000000 /* Drv loaded bit for FW */
|
|
|
|
|
2018-10-11 07:17:10 +00:00
|
|
|
/* PCI Bus Info */
|
|
|
|
#define PCIE_DEVICE_CONTROL2 0x28
|
|
|
|
#define PCIE_DEVICE_CONTROL2_16ms 0x0005
|
|
|
|
|
2018-10-11 07:17:26 +00:00
|
|
|
/* Physical Func Reset Done Indication */
|
|
|
|
#define IGC_CTRL_EXT_LINK_MODE_MASK 0x00C00000
|
|
|
|
|
|
|
|
/* Number of 100 microseconds we wait for PCI Express master disable */
|
|
|
|
#define MASTER_DISABLE_TIMEOUT 800
|
|
|
|
/*Blocks new Master requests */
|
|
|
|
#define IGC_CTRL_GIO_MASTER_DISABLE 0x00000004
|
|
|
|
/* Status of Master requests. */
|
|
|
|
#define IGC_STATUS_GIO_MASTER_ENABLE 0x00080000
|
|
|
|
|
|
|
|
/* PCI Express Control */
|
|
|
|
#define IGC_GCR_CMPL_TMOUT_MASK 0x0000F000
|
|
|
|
#define IGC_GCR_CMPL_TMOUT_10ms 0x00001000
|
|
|
|
#define IGC_GCR_CMPL_TMOUT_RESEND 0x00010000
|
|
|
|
#define IGC_GCR_CAP_VER2 0x00040000
|
|
|
|
|
2018-10-11 07:17:13 +00:00
|
|
|
/* Receive Address
|
|
|
|
* Number of high/low register pairs in the RAR. The RAR (Receive Address
|
|
|
|
* Registers) holds the directed and multicast addresses that we monitor.
|
|
|
|
* Technically, we have 16 spots. However, we reserve one of these spots
|
|
|
|
* (RAR[15]) for our directed address used by controllers with
|
|
|
|
* manageability enabled, allowing us room for 15 multicast addresses.
|
|
|
|
*/
|
|
|
|
#define IGC_RAH_AV 0x80000000 /* Receive descriptor valid */
|
|
|
|
#define IGC_RAH_POOL_1 0x00040000
|
2018-10-11 07:17:28 +00:00
|
|
|
#define IGC_RAL_MAC_ADDR_LEN 4
|
|
|
|
#define IGC_RAH_MAC_ADDR_LEN 2
|
2018-10-11 07:17:13 +00:00
|
|
|
|
2018-10-11 07:17:10 +00:00
|
|
|
/* Error Codes */
|
|
|
|
#define IGC_SUCCESS 0
|
|
|
|
#define IGC_ERR_NVM 1
|
|
|
|
#define IGC_ERR_PHY 2
|
|
|
|
#define IGC_ERR_CONFIG 3
|
|
|
|
#define IGC_ERR_PARAM 4
|
|
|
|
#define IGC_ERR_MAC_INIT 5
|
|
|
|
#define IGC_ERR_RESET 9
|
2018-10-11 07:17:26 +00:00
|
|
|
#define IGC_ERR_MASTER_REQUESTS_PENDING 10
|
|
|
|
#define IGC_ERR_SWFW_SYNC 13
|
|
|
|
|
|
|
|
/* Device Control */
|
|
|
|
#define IGC_CTRL_RST 0x04000000 /* Global reset */
|
2018-10-11 07:17:10 +00:00
|
|
|
|
2018-10-11 07:17:13 +00:00
|
|
|
/* PBA constants */
|
|
|
|
#define IGC_PBA_34K 0x0022
|
|
|
|
|
2018-10-11 07:17:26 +00:00
|
|
|
/* SW Semaphore Register */
|
|
|
|
#define IGC_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */
|
|
|
|
#define IGC_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */
|
|
|
|
|
2018-10-11 07:17:28 +00:00
|
|
|
/* SWFW_SYNC Definitions */
|
|
|
|
#define IGC_SWFW_EEP_SM 0x1
|
|
|
|
#define IGC_SWFW_PHY0_SM 0x2
|
|
|
|
|
|
|
|
/* NVM Control */
|
2018-10-11 07:17:26 +00:00
|
|
|
/* Number of milliseconds for NVM auto read done after MAC reset. */
|
|
|
|
#define AUTO_READ_DONE_TIMEOUT 10
|
|
|
|
#define IGC_EECD_AUTO_RD 0x00000200 /* NVM Auto Read done */
|
2018-10-11 07:17:28 +00:00
|
|
|
#define IGC_EECD_REQ 0x00000040 /* NVM Access Request */
|
|
|
|
#define IGC_EECD_GNT 0x00000080 /* NVM Access Grant */
|
|
|
|
/* NVM Addressing bits based on type 0=small, 1=large */
|
|
|
|
#define IGC_EECD_ADDR_BITS 0x00000400
|
|
|
|
#define IGC_NVM_GRANT_ATTEMPTS 1000 /* NVM # attempts to gain grant */
|
|
|
|
#define IGC_EECD_SIZE_EX_MASK 0x00007800 /* NVM Size */
|
|
|
|
#define IGC_EECD_SIZE_EX_SHIFT 11
|
|
|
|
#define IGC_EECD_FLUPD_I225 0x00800000 /* Update FLASH */
|
|
|
|
#define IGC_EECD_FLUDONE_I225 0x04000000 /* Update FLASH done*/
|
|
|
|
#define IGC_EECD_FLASH_DETECTED_I225 0x00080000 /* FLASH detected */
|
|
|
|
#define IGC_FLUDONE_ATTEMPTS 20000
|
|
|
|
#define IGC_EERD_EEWR_MAX_COUNT 512 /* buffered EEPROM words rw */
|
|
|
|
|
|
|
|
/* Offset to data in NVM read/write registers */
|
|
|
|
#define IGC_NVM_RW_REG_DATA 16
|
|
|
|
#define IGC_NVM_RW_REG_DONE 2 /* Offset to READ/WRITE done bit */
|
|
|
|
#define IGC_NVM_RW_REG_START 1 /* Start operation */
|
|
|
|
#define IGC_NVM_RW_ADDR_SHIFT 2 /* Shift to the address bits */
|
|
|
|
#define IGC_NVM_POLL_READ 0 /* Flag for polling for read complete */
|
|
|
|
|
|
|
|
/* NVM Word Offsets */
|
|
|
|
#define NVM_CHECKSUM_REG 0x003F
|
|
|
|
|
|
|
|
/* For checksumming, the sum of all words in the NVM should equal 0xBABA. */
|
|
|
|
#define NVM_SUM 0xBABA
|
|
|
|
|
|
|
|
#define NVM_PBA_OFFSET_0 8
|
|
|
|
#define NVM_PBA_OFFSET_1 9
|
|
|
|
#define NVM_RESERVED_WORD 0xFFFF
|
|
|
|
#define NVM_PBA_PTR_GUARD 0xFAFA
|
|
|
|
#define NVM_WORD_SIZE_BASE_SHIFT 6
|
|
|
|
|
|
|
|
/* Collision related configuration parameters */
|
|
|
|
#define IGC_COLLISION_THRESHOLD 15
|
|
|
|
#define IGC_CT_SHIFT 4
|
|
|
|
#define IGC_COLLISION_DISTANCE 63
|
|
|
|
#define IGC_COLD_SHIFT 12
|
2018-10-11 07:17:26 +00:00
|
|
|
|
2018-10-11 07:17:10 +00:00
|
|
|
/* Device Status */
|
|
|
|
#define IGC_STATUS_FD 0x00000001 /* Full duplex.0=half,1=full */
|
|
|
|
#define IGC_STATUS_LU 0x00000002 /* Link up.0=no,1=link */
|
|
|
|
#define IGC_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */
|
|
|
|
#define IGC_STATUS_FUNC_SHIFT 2
|
|
|
|
#define IGC_STATUS_FUNC_1 0x00000004 /* Function 1 */
|
|
|
|
#define IGC_STATUS_TXOFF 0x00000010 /* transmission paused */
|
|
|
|
#define IGC_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */
|
|
|
|
#define IGC_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */
|
2018-10-11 07:17:28 +00:00
|
|
|
#define IGC_STATUS_SPEED_2500 0x00400000 /* Speed 2.5Gb/s */
|
|
|
|
|
|
|
|
#define SPEED_10 10
|
|
|
|
#define SPEED_100 100
|
|
|
|
#define SPEED_1000 1000
|
|
|
|
#define SPEED_2500 2500
|
|
|
|
#define HALF_DUPLEX 1
|
|
|
|
#define FULL_DUPLEX 2
|
2018-10-11 07:17:10 +00:00
|
|
|
|
2018-10-11 07:17:16 +00:00
|
|
|
/* Interrupt Cause Read */
|
|
|
|
#define IGC_ICR_TXDW BIT(0) /* Transmit desc written back */
|
|
|
|
#define IGC_ICR_TXQE BIT(1) /* Transmit Queue empty */
|
|
|
|
#define IGC_ICR_LSC BIT(2) /* Link Status Change */
|
|
|
|
#define IGC_ICR_RXSEQ BIT(3) /* Rx sequence error */
|
|
|
|
#define IGC_ICR_RXDMT0 BIT(4) /* Rx desc min. threshold (0) */
|
|
|
|
#define IGC_ICR_RXO BIT(6) /* Rx overrun */
|
|
|
|
#define IGC_ICR_RXT0 BIT(7) /* Rx timer intr (ring 0) */
|
|
|
|
#define IGC_ICR_DRSTA BIT(30) /* Device Reset Asserted */
|
2018-10-11 07:17:19 +00:00
|
|
|
|
|
|
|
/* If this bit asserted, the driver should claim the interrupt */
|
|
|
|
#define IGC_ICR_INT_ASSERTED BIT(31)
|
|
|
|
|
2018-10-11 07:17:16 +00:00
|
|
|
#define IGC_ICS_RXT0 IGC_ICR_RXT0 /* Rx timer intr */
|
|
|
|
|
|
|
|
#define IMS_ENABLE_MASK ( \
|
|
|
|
IGC_IMS_RXT0 | \
|
|
|
|
IGC_IMS_TXDW | \
|
|
|
|
IGC_IMS_RXDMT0 | \
|
|
|
|
IGC_IMS_RXSEQ | \
|
|
|
|
IGC_IMS_LSC)
|
|
|
|
|
|
|
|
/* Interrupt Mask Set */
|
|
|
|
#define IGC_IMS_TXDW IGC_ICR_TXDW /* Tx desc written back */
|
|
|
|
#define IGC_IMS_RXSEQ IGC_ICR_RXSEQ /* Rx sequence error */
|
|
|
|
#define IGC_IMS_LSC IGC_ICR_LSC /* Link Status Change */
|
|
|
|
#define IGC_IMS_DOUTSYNC IGC_ICR_DOUTSYNC /* NIC DMA out of sync */
|
|
|
|
#define IGC_IMS_DRSTA IGC_ICR_DRSTA /* Device Reset Asserted */
|
|
|
|
#define IGC_IMS_RXT0 IGC_ICR_RXT0 /* Rx timer intr */
|
|
|
|
#define IGC_IMS_RXDMT0 IGC_ICR_RXDMT0 /* Rx desc min. threshold */
|
|
|
|
|
|
|
|
#define IGC_QVECTOR_MASK 0x7FFC /* Q-vector mask */
|
|
|
|
#define IGC_ITR_VAL_MASK 0x04 /* ITR value mask */
|
|
|
|
|
|
|
|
#define IGC_ICR_DOUTSYNC 0x10000000 /* NIC DMA out of sync */
|
|
|
|
#define IGC_EITR_CNT_IGNR 0x80000000 /* Don't reset counters on write */
|
|
|
|
#define IGC_IVAR_VALID 0x80
|
|
|
|
#define IGC_GPIE_NSICR 0x00000001
|
|
|
|
#define IGC_GPIE_MSIX_MODE 0x00000010
|
|
|
|
#define IGC_GPIE_EIAME 0x40000000
|
|
|
|
#define IGC_GPIE_PBA 0x80000000
|
|
|
|
|
2018-10-11 07:17:22 +00:00
|
|
|
/* Transmit Descriptor bit definitions */
|
|
|
|
#define IGC_TXD_DTYP_D 0x00100000 /* Data Descriptor */
|
|
|
|
#define IGC_TXD_DTYP_C 0x00000000 /* Context Descriptor */
|
|
|
|
#define IGC_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */
|
|
|
|
#define IGC_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */
|
|
|
|
#define IGC_TXD_CMD_EOP 0x01000000 /* End of Packet */
|
|
|
|
#define IGC_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */
|
|
|
|
#define IGC_TXD_CMD_IC 0x04000000 /* Insert Checksum */
|
|
|
|
#define IGC_TXD_CMD_RS 0x08000000 /* Report Status */
|
|
|
|
#define IGC_TXD_CMD_RPS 0x10000000 /* Report Packet Sent */
|
|
|
|
#define IGC_TXD_CMD_DEXT 0x20000000 /* Desc extension (0 = legacy) */
|
|
|
|
#define IGC_TXD_CMD_VLE 0x40000000 /* Add VLAN tag */
|
|
|
|
#define IGC_TXD_CMD_IDE 0x80000000 /* Enable Tidv register */
|
|
|
|
#define IGC_TXD_STAT_DD 0x00000001 /* Descriptor Done */
|
|
|
|
#define IGC_TXD_STAT_EC 0x00000002 /* Excess Collisions */
|
|
|
|
#define IGC_TXD_STAT_LC 0x00000004 /* Late Collisions */
|
|
|
|
#define IGC_TXD_STAT_TU 0x00000008 /* Transmit underrun */
|
|
|
|
#define IGC_TXD_CMD_TCP 0x01000000 /* TCP packet */
|
|
|
|
#define IGC_TXD_CMD_IP 0x02000000 /* IP packet */
|
|
|
|
#define IGC_TXD_CMD_TSE 0x04000000 /* TCP Seg enable */
|
|
|
|
#define IGC_TXD_STAT_TC 0x00000004 /* Tx Underrun */
|
|
|
|
#define IGC_TXD_EXTCMD_TSTAMP 0x00000010 /* IEEE1588 Timestamp packet */
|
|
|
|
|
2018-10-11 07:17:19 +00:00
|
|
|
/* Transmit Control */
|
|
|
|
#define IGC_TCTL_EN 0x00000002 /* enable Tx */
|
|
|
|
#define IGC_TCTL_PSP 0x00000008 /* pad short packets */
|
|
|
|
#define IGC_TCTL_CT 0x00000ff0 /* collision threshold */
|
|
|
|
#define IGC_TCTL_COLD 0x003ff000 /* collision distance */
|
|
|
|
#define IGC_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */
|
|
|
|
#define IGC_TCTL_MULR 0x10000000 /* Multiple request support */
|
|
|
|
|
|
|
|
#define IGC_CT_SHIFT 4
|
|
|
|
#define IGC_COLLISION_THRESHOLD 15
|
|
|
|
|
2018-10-11 07:17:26 +00:00
|
|
|
/* Flow Control Constants */
|
|
|
|
#define FLOW_CONTROL_ADDRESS_LOW 0x00C28001
|
|
|
|
#define FLOW_CONTROL_ADDRESS_HIGH 0x00000100
|
|
|
|
#define FLOW_CONTROL_TYPE 0x8808
|
|
|
|
/* Enable XON frame transmission */
|
|
|
|
#define IGC_FCRTL_XONE 0x80000000
|
|
|
|
|
2018-10-11 07:17:19 +00:00
|
|
|
/* Management Control */
|
|
|
|
#define IGC_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */
|
|
|
|
|
|
|
|
/* Receive Control */
|
|
|
|
#define IGC_RCTL_RST 0x00000001 /* Software reset */
|
|
|
|
#define IGC_RCTL_EN 0x00000002 /* enable */
|
|
|
|
#define IGC_RCTL_SBP 0x00000004 /* store bad packet */
|
|
|
|
#define IGC_RCTL_UPE 0x00000008 /* unicast promisc enable */
|
|
|
|
#define IGC_RCTL_MPE 0x00000010 /* multicast promisc enable */
|
|
|
|
#define IGC_RCTL_LPE 0x00000020 /* long packet enable */
|
|
|
|
#define IGC_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */
|
|
|
|
#define IGC_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */
|
|
|
|
|
|
|
|
#define IGC_RCTL_RDMTS_HALF 0x00000000 /* Rx desc min thresh size */
|
|
|
|
#define IGC_RCTL_BAM 0x00008000 /* broadcast enable */
|
|
|
|
|
2018-10-11 07:17:22 +00:00
|
|
|
/* Receive Descriptor bit definitions */
|
|
|
|
#define IGC_RXD_STAT_EOP 0x02 /* End of Packet */
|
|
|
|
|
|
|
|
#define IGC_RXDEXT_STATERR_CE 0x01000000
|
|
|
|
#define IGC_RXDEXT_STATERR_SE 0x02000000
|
|
|
|
#define IGC_RXDEXT_STATERR_SEQ 0x04000000
|
|
|
|
#define IGC_RXDEXT_STATERR_CXE 0x10000000
|
|
|
|
#define IGC_RXDEXT_STATERR_TCPE 0x20000000
|
|
|
|
#define IGC_RXDEXT_STATERR_IPE 0x40000000
|
|
|
|
#define IGC_RXDEXT_STATERR_RXE 0x80000000
|
|
|
|
|
|
|
|
/* Same mask, but for extended and packet split descriptors */
|
|
|
|
#define IGC_RXDEXT_ERR_FRAME_ERR_MASK ( \
|
|
|
|
IGC_RXDEXT_STATERR_CE | \
|
|
|
|
IGC_RXDEXT_STATERR_SE | \
|
|
|
|
IGC_RXDEXT_STATERR_SEQ | \
|
|
|
|
IGC_RXDEXT_STATERR_CXE | \
|
|
|
|
IGC_RXDEXT_STATERR_RXE)
|
|
|
|
|
2018-10-11 07:17:19 +00:00
|
|
|
/* Header split receive */
|
|
|
|
#define IGC_RFCTL_IPV6_EX_DIS 0x00010000
|
|
|
|
#define IGC_RFCTL_LEF 0x00040000
|
|
|
|
|
|
|
|
#define IGC_RCTL_SZ_256 0x00030000 /* Rx buffer size 256 */
|
|
|
|
|
|
|
|
#define IGC_RCTL_MO_SHIFT 12 /* multicast offset shift */
|
|
|
|
#define IGC_RCTL_CFIEN 0x00080000 /* canonical form enable */
|
|
|
|
#define IGC_RCTL_DPF 0x00400000 /* discard pause frames */
|
|
|
|
#define IGC_RCTL_PMCF 0x00800000 /* pass MAC control frames */
|
|
|
|
#define IGC_RCTL_SECRC 0x04000000 /* Strip Ethernet CRC */
|
|
|
|
|
2018-10-11 07:17:22 +00:00
|
|
|
#define I225_RXPBSIZE_DEFAULT 0x000000A2 /* RXPBSIZE default */
|
|
|
|
#define I225_TXPBSIZE_DEFAULT 0x04000014 /* TXPBSIZE default */
|
|
|
|
|
2018-10-11 07:17:16 +00:00
|
|
|
#define IGC_N0_QUEUE -1
|
|
|
|
|
2018-10-11 07:17:10 +00:00
|
|
|
#endif /* _IGC_DEFINES_H_ */
|