2018-12-12 17:35:31 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
|
|
|
|
/*
|
|
|
|
|
* Copyright (c) 2018 MediaTek Inc.
|
|
|
|
|
*/
|
|
|
|
|
#include <linux/bitfield.h>
|
|
|
|
|
#include <linux/io.h>
|
|
|
|
|
#include <linux/mfd/syscon.h>
|
2018-12-13 10:41:37 +08:00
|
|
|
#include <linux/module.h>
|
2018-12-12 17:35:31 +08:00
|
|
|
#include <linux/of.h>
|
|
|
|
|
#include <linux/of_device.h>
|
|
|
|
|
#include <linux/of_net.h>
|
|
|
|
|
#include <linux/regmap.h>
|
|
|
|
|
#include <linux/stmmac.h>
|
|
|
|
|
|
|
|
|
|
#include "stmmac.h"
|
|
|
|
|
#include "stmmac_platform.h"
|
|
|
|
|
|
|
|
|
|
/* Peri Configuration register for mt2712 */
|
|
|
|
|
#define PERI_ETH_PHY_INTF_SEL 0x418
|
|
|
|
|
#define PHY_INTF_MII 0
|
|
|
|
|
#define PHY_INTF_RGMII 1
|
|
|
|
|
#define PHY_INTF_RMII 4
|
|
|
|
|
#define RMII_CLK_SRC_RXC BIT(4)
|
|
|
|
|
#define RMII_CLK_SRC_INTERNAL BIT(5)
|
|
|
|
|
|
|
|
|
|
#define PERI_ETH_DLY 0x428
|
|
|
|
|
#define ETH_DLY_GTXC_INV BIT(6)
|
|
|
|
|
#define ETH_DLY_GTXC_ENABLE BIT(5)
|
|
|
|
|
#define ETH_DLY_GTXC_STAGES GENMASK(4, 0)
|
|
|
|
|
#define ETH_DLY_TXC_INV BIT(20)
|
|
|
|
|
#define ETH_DLY_TXC_ENABLE BIT(19)
|
|
|
|
|
#define ETH_DLY_TXC_STAGES GENMASK(18, 14)
|
|
|
|
|
#define ETH_DLY_RXC_INV BIT(13)
|
|
|
|
|
#define ETH_DLY_RXC_ENABLE BIT(12)
|
|
|
|
|
#define ETH_DLY_RXC_STAGES GENMASK(11, 7)
|
|
|
|
|
|
|
|
|
|
#define PERI_ETH_DLY_FINE 0x800
|
|
|
|
|
#define ETH_RMII_DLY_TX_INV BIT(2)
|
|
|
|
|
#define ETH_FINE_DLY_GTXC BIT(1)
|
|
|
|
|
#define ETH_FINE_DLY_RXC BIT(0)
|
|
|
|
|
|
2022-03-14 15:57:12 +08:00
|
|
|
/* Peri Configuration register for mt8195 */
|
|
|
|
|
#define MT8195_PERI_ETH_CTRL0 0xFD0
|
|
|
|
|
#define MT8195_RMII_CLK_SRC_INTERNAL BIT(28)
|
|
|
|
|
#define MT8195_RMII_CLK_SRC_RXC BIT(27)
|
|
|
|
|
#define MT8195_ETH_INTF_SEL GENMASK(26, 24)
|
|
|
|
|
#define MT8195_RGMII_TXC_PHASE_CTRL BIT(22)
|
|
|
|
|
#define MT8195_EXT_PHY_MODE BIT(21)
|
|
|
|
|
#define MT8195_DLY_GTXC_INV BIT(12)
|
|
|
|
|
#define MT8195_DLY_GTXC_ENABLE BIT(5)
|
|
|
|
|
#define MT8195_DLY_GTXC_STAGES GENMASK(4, 0)
|
|
|
|
|
|
|
|
|
|
#define MT8195_PERI_ETH_CTRL1 0xFD4
|
|
|
|
|
#define MT8195_DLY_RXC_INV BIT(25)
|
|
|
|
|
#define MT8195_DLY_RXC_ENABLE BIT(18)
|
|
|
|
|
#define MT8195_DLY_RXC_STAGES GENMASK(17, 13)
|
|
|
|
|
#define MT8195_DLY_TXC_INV BIT(12)
|
|
|
|
|
#define MT8195_DLY_TXC_ENABLE BIT(5)
|
|
|
|
|
#define MT8195_DLY_TXC_STAGES GENMASK(4, 0)
|
|
|
|
|
|
|
|
|
|
#define MT8195_PERI_ETH_CTRL2 0xFD8
|
|
|
|
|
#define MT8195_DLY_RMII_RXC_INV BIT(25)
|
|
|
|
|
#define MT8195_DLY_RMII_RXC_ENABLE BIT(18)
|
|
|
|
|
#define MT8195_DLY_RMII_RXC_STAGES GENMASK(17, 13)
|
|
|
|
|
#define MT8195_DLY_RMII_TXC_INV BIT(12)
|
|
|
|
|
#define MT8195_DLY_RMII_TXC_ENABLE BIT(5)
|
|
|
|
|
#define MT8195_DLY_RMII_TXC_STAGES GENMASK(4, 0)
|
|
|
|
|
|
2018-12-12 17:35:31 +08:00
|
|
|
struct mac_delay_struct {
|
|
|
|
|
u32 tx_delay;
|
|
|
|
|
u32 rx_delay;
|
|
|
|
|
bool tx_inv;
|
|
|
|
|
bool rx_inv;
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
struct mediatek_dwmac_plat_data {
|
|
|
|
|
const struct mediatek_dwmac_variant *variant;
|
|
|
|
|
struct mac_delay_struct mac_delay;
|
2022-03-14 15:57:09 +08:00
|
|
|
struct clk *rmii_internal_clk;
|
2018-12-12 17:35:31 +08:00
|
|
|
struct clk_bulk_data *clks;
|
|
|
|
|
struct regmap *peri_regmap;
|
2022-03-14 15:57:09 +08:00
|
|
|
struct device_node *np;
|
2018-12-12 17:35:31 +08:00
|
|
|
struct device *dev;
|
net: of_get_phy_mode: Change API to solve int/unit warnings
Before this change of_get_phy_mode() returned an enum,
phy_interface_t. On error, -ENODEV etc, is returned. If the result of
the function is stored in a variable of type phy_interface_t, and the
compiler has decided to represent this as an unsigned int, comparision
with -ENODEV etc, is a signed vs unsigned comparision.
Fix this problem by changing the API. Make the function return an
error, or 0 on success, and pass a pointer, of type phy_interface_t,
where the phy mode should be stored.
v2:
Return with *interface set to PHY_INTERFACE_MODE_NA on error.
Add error checks to all users of of_get_phy_mode()
Fixup a few reverse christmas tree errors
Fixup a few slightly malformed reverse christmas trees
v3:
Fix 0-day reported errors.
Reported-by: Dan Carpenter <dan.carpenter@oracle.com>
Signed-off-by: Andrew Lunn <andrew@lunn.ch>
Signed-off-by: David S. Miller <davem@davemloft.net>
2019-11-04 02:40:33 +01:00
|
|
|
phy_interface_t phy_mode;
|
2019-12-16 13:39:57 +08:00
|
|
|
bool rmii_clk_from_mac;
|
2018-12-12 17:35:31 +08:00
|
|
|
bool rmii_rxc;
|
2022-03-14 15:57:12 +08:00
|
|
|
bool mac_wol;
|
2018-12-12 17:35:31 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
|
|
struct mediatek_dwmac_variant {
|
|
|
|
|
int (*dwmac_set_phy_interface)(struct mediatek_dwmac_plat_data *plat);
|
|
|
|
|
int (*dwmac_set_delay)(struct mediatek_dwmac_plat_data *plat);
|
2022-03-14 15:57:12 +08:00
|
|
|
void (*dwmac_fix_mac_speed)(void *priv, unsigned int speed);
|
2018-12-12 17:35:31 +08:00
|
|
|
|
|
|
|
|
/* clock ids to be requested */
|
|
|
|
|
const char * const *clk_list;
|
|
|
|
|
int num_clks;
|
|
|
|
|
|
|
|
|
|
u32 dma_bit_mask;
|
|
|
|
|
u32 rx_delay_max;
|
|
|
|
|
u32 tx_delay_max;
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
/* list of clocks required for mac */
|
|
|
|
|
static const char * const mt2712_dwmac_clk_l[] = {
|
2022-03-14 15:57:09 +08:00
|
|
|
"axi", "apb", "mac_main", "ptp_ref"
|
2018-12-12 17:35:31 +08:00
|
|
|
};
|
|
|
|
|
|
2022-03-14 15:57:12 +08:00
|
|
|
static const char * const mt8195_dwmac_clk_l[] = {
|
|
|
|
|
"axi", "apb", "mac_cg", "mac_main", "ptp_ref"
|
|
|
|
|
};
|
|
|
|
|
|
2018-12-12 17:35:31 +08:00
|
|
|
static int mt2712_set_interface(struct mediatek_dwmac_plat_data *plat)
|
|
|
|
|
{
|
2019-12-16 13:39:57 +08:00
|
|
|
int rmii_clk_from_mac = plat->rmii_clk_from_mac ? RMII_CLK_SRC_INTERNAL : 0;
|
2018-12-12 17:35:31 +08:00
|
|
|
int rmii_rxc = plat->rmii_rxc ? RMII_CLK_SRC_RXC : 0;
|
|
|
|
|
u32 intf_val = 0;
|
|
|
|
|
|
|
|
|
|
/* select phy interface in top control domain */
|
|
|
|
|
switch (plat->phy_mode) {
|
|
|
|
|
case PHY_INTERFACE_MODE_MII:
|
|
|
|
|
intf_val |= PHY_INTF_MII;
|
|
|
|
|
break;
|
|
|
|
|
case PHY_INTERFACE_MODE_RMII:
|
2019-12-16 13:39:57 +08:00
|
|
|
intf_val |= (PHY_INTF_RMII | rmii_rxc | rmii_clk_from_mac);
|
2018-12-12 17:35:31 +08:00
|
|
|
break;
|
|
|
|
|
case PHY_INTERFACE_MODE_RGMII:
|
|
|
|
|
case PHY_INTERFACE_MODE_RGMII_TXID:
|
|
|
|
|
case PHY_INTERFACE_MODE_RGMII_RXID:
|
|
|
|
|
case PHY_INTERFACE_MODE_RGMII_ID:
|
|
|
|
|
intf_val |= PHY_INTF_RGMII;
|
|
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
dev_err(plat->dev, "phy interface not supported\n");
|
|
|
|
|
return -EINVAL;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
regmap_write(plat->peri_regmap, PERI_ETH_PHY_INTF_SEL, intf_val);
|
|
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
2018-12-19 15:22:41 +08:00
|
|
|
static void mt2712_delay_ps2stage(struct mediatek_dwmac_plat_data *plat)
|
2018-12-12 17:35:31 +08:00
|
|
|
{
|
2018-12-19 15:22:41 +08:00
|
|
|
struct mac_delay_struct *mac_delay = &plat->mac_delay;
|
|
|
|
|
|
|
|
|
|
switch (plat->phy_mode) {
|
|
|
|
|
case PHY_INTERFACE_MODE_MII:
|
|
|
|
|
case PHY_INTERFACE_MODE_RMII:
|
|
|
|
|
/* 550ps per stage for MII/RMII */
|
2018-12-12 17:35:31 +08:00
|
|
|
mac_delay->tx_delay /= 550;
|
|
|
|
|
mac_delay->rx_delay /= 550;
|
2018-12-19 15:22:41 +08:00
|
|
|
break;
|
|
|
|
|
case PHY_INTERFACE_MODE_RGMII:
|
|
|
|
|
case PHY_INTERFACE_MODE_RGMII_TXID:
|
|
|
|
|
case PHY_INTERFACE_MODE_RGMII_RXID:
|
|
|
|
|
case PHY_INTERFACE_MODE_RGMII_ID:
|
|
|
|
|
/* 170ps per stage for RGMII */
|
|
|
|
|
mac_delay->tx_delay /= 170;
|
|
|
|
|
mac_delay->rx_delay /= 170;
|
|
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
dev_err(plat->dev, "phy interface not supported\n");
|
|
|
|
|
break;
|
2018-12-12 17:35:31 +08:00
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2019-10-09 15:33:48 +08:00
|
|
|
static void mt2712_delay_stage2ps(struct mediatek_dwmac_plat_data *plat)
|
|
|
|
|
{
|
|
|
|
|
struct mac_delay_struct *mac_delay = &plat->mac_delay;
|
|
|
|
|
|
|
|
|
|
switch (plat->phy_mode) {
|
|
|
|
|
case PHY_INTERFACE_MODE_MII:
|
|
|
|
|
case PHY_INTERFACE_MODE_RMII:
|
|
|
|
|
/* 550ps per stage for MII/RMII */
|
|
|
|
|
mac_delay->tx_delay *= 550;
|
|
|
|
|
mac_delay->rx_delay *= 550;
|
|
|
|
|
break;
|
|
|
|
|
case PHY_INTERFACE_MODE_RGMII:
|
|
|
|
|
case PHY_INTERFACE_MODE_RGMII_TXID:
|
|
|
|
|
case PHY_INTERFACE_MODE_RGMII_RXID:
|
|
|
|
|
case PHY_INTERFACE_MODE_RGMII_ID:
|
|
|
|
|
/* 170ps per stage for RGMII */
|
|
|
|
|
mac_delay->tx_delay *= 170;
|
|
|
|
|
mac_delay->rx_delay *= 170;
|
|
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
dev_err(plat->dev, "phy interface not supported\n");
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2018-12-12 17:35:31 +08:00
|
|
|
static int mt2712_set_delay(struct mediatek_dwmac_plat_data *plat)
|
|
|
|
|
{
|
|
|
|
|
struct mac_delay_struct *mac_delay = &plat->mac_delay;
|
|
|
|
|
u32 delay_val = 0, fine_val = 0;
|
|
|
|
|
|
2018-12-19 15:22:41 +08:00
|
|
|
mt2712_delay_ps2stage(plat);
|
2018-12-12 17:35:31 +08:00
|
|
|
|
|
|
|
|
switch (plat->phy_mode) {
|
|
|
|
|
case PHY_INTERFACE_MODE_MII:
|
|
|
|
|
delay_val |= FIELD_PREP(ETH_DLY_TXC_ENABLE, !!mac_delay->tx_delay);
|
|
|
|
|
delay_val |= FIELD_PREP(ETH_DLY_TXC_STAGES, mac_delay->tx_delay);
|
|
|
|
|
delay_val |= FIELD_PREP(ETH_DLY_TXC_INV, mac_delay->tx_inv);
|
|
|
|
|
|
|
|
|
|
delay_val |= FIELD_PREP(ETH_DLY_RXC_ENABLE, !!mac_delay->rx_delay);
|
|
|
|
|
delay_val |= FIELD_PREP(ETH_DLY_RXC_STAGES, mac_delay->rx_delay);
|
|
|
|
|
delay_val |= FIELD_PREP(ETH_DLY_RXC_INV, mac_delay->rx_inv);
|
|
|
|
|
break;
|
|
|
|
|
case PHY_INTERFACE_MODE_RMII:
|
2019-12-16 13:39:57 +08:00
|
|
|
if (plat->rmii_clk_from_mac) {
|
|
|
|
|
/* case 1: mac provides the rmii reference clock,
|
|
|
|
|
* and the clock output to TXC pin.
|
|
|
|
|
* The egress timing can be adjusted by GTXC delay macro circuit.
|
|
|
|
|
* The ingress timing can be adjusted by TXC delay macro circuit.
|
2018-12-12 17:35:31 +08:00
|
|
|
*/
|
|
|
|
|
delay_val |= FIELD_PREP(ETH_DLY_TXC_ENABLE, !!mac_delay->rx_delay);
|
|
|
|
|
delay_val |= FIELD_PREP(ETH_DLY_TXC_STAGES, mac_delay->rx_delay);
|
|
|
|
|
delay_val |= FIELD_PREP(ETH_DLY_TXC_INV, mac_delay->rx_inv);
|
2019-12-16 13:39:57 +08:00
|
|
|
|
|
|
|
|
delay_val |= FIELD_PREP(ETH_DLY_GTXC_ENABLE, !!mac_delay->tx_delay);
|
|
|
|
|
delay_val |= FIELD_PREP(ETH_DLY_GTXC_STAGES, mac_delay->tx_delay);
|
|
|
|
|
delay_val |= FIELD_PREP(ETH_DLY_GTXC_INV, mac_delay->tx_inv);
|
|
|
|
|
} else {
|
|
|
|
|
/* case 2: the rmii reference clock is from external phy,
|
|
|
|
|
* and the property "rmii_rxc" indicates which pin(TXC/RXC)
|
|
|
|
|
* the reference clk is connected to. The reference clock is a
|
|
|
|
|
* received signal, so rx_delay/rx_inv are used to indicate
|
|
|
|
|
* the reference clock timing adjustment
|
|
|
|
|
*/
|
|
|
|
|
if (plat->rmii_rxc) {
|
|
|
|
|
/* the rmii reference clock from outside is connected
|
|
|
|
|
* to RXC pin, the reference clock will be adjusted
|
|
|
|
|
* by RXC delay macro circuit.
|
|
|
|
|
*/
|
|
|
|
|
delay_val |= FIELD_PREP(ETH_DLY_RXC_ENABLE, !!mac_delay->rx_delay);
|
|
|
|
|
delay_val |= FIELD_PREP(ETH_DLY_RXC_STAGES, mac_delay->rx_delay);
|
|
|
|
|
delay_val |= FIELD_PREP(ETH_DLY_RXC_INV, mac_delay->rx_inv);
|
|
|
|
|
} else {
|
|
|
|
|
/* the rmii reference clock from outside is connected
|
|
|
|
|
* to TXC pin, the reference clock will be adjusted
|
|
|
|
|
* by TXC delay macro circuit.
|
|
|
|
|
*/
|
|
|
|
|
delay_val |= FIELD_PREP(ETH_DLY_TXC_ENABLE, !!mac_delay->rx_delay);
|
|
|
|
|
delay_val |= FIELD_PREP(ETH_DLY_TXC_STAGES, mac_delay->rx_delay);
|
|
|
|
|
delay_val |= FIELD_PREP(ETH_DLY_TXC_INV, mac_delay->rx_inv);
|
|
|
|
|
}
|
|
|
|
|
/* tx_inv will inverse the tx clock inside mac relateive to
|
|
|
|
|
* reference clock from external phy,
|
|
|
|
|
* and this bit is located in the same register with fine-tune
|
|
|
|
|
*/
|
|
|
|
|
if (mac_delay->tx_inv)
|
|
|
|
|
fine_val = ETH_RMII_DLY_TX_INV;
|
2018-12-12 17:35:31 +08:00
|
|
|
}
|
|
|
|
|
break;
|
|
|
|
|
case PHY_INTERFACE_MODE_RGMII:
|
2018-12-19 15:22:41 +08:00
|
|
|
case PHY_INTERFACE_MODE_RGMII_TXID:
|
|
|
|
|
case PHY_INTERFACE_MODE_RGMII_RXID:
|
|
|
|
|
case PHY_INTERFACE_MODE_RGMII_ID:
|
|
|
|
|
fine_val = ETH_FINE_DLY_GTXC | ETH_FINE_DLY_RXC;
|
2018-12-12 17:35:31 +08:00
|
|
|
|
|
|
|
|
delay_val |= FIELD_PREP(ETH_DLY_GTXC_ENABLE, !!mac_delay->tx_delay);
|
|
|
|
|
delay_val |= FIELD_PREP(ETH_DLY_GTXC_STAGES, mac_delay->tx_delay);
|
|
|
|
|
delay_val |= FIELD_PREP(ETH_DLY_GTXC_INV, mac_delay->tx_inv);
|
|
|
|
|
|
|
|
|
|
delay_val |= FIELD_PREP(ETH_DLY_RXC_ENABLE, !!mac_delay->rx_delay);
|
|
|
|
|
delay_val |= FIELD_PREP(ETH_DLY_RXC_STAGES, mac_delay->rx_delay);
|
|
|
|
|
delay_val |= FIELD_PREP(ETH_DLY_RXC_INV, mac_delay->rx_inv);
|
|
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
dev_err(plat->dev, "phy interface not supported\n");
|
|
|
|
|
return -EINVAL;
|
|
|
|
|
}
|
|
|
|
|
regmap_write(plat->peri_regmap, PERI_ETH_DLY, delay_val);
|
|
|
|
|
regmap_write(plat->peri_regmap, PERI_ETH_DLY_FINE, fine_val);
|
|
|
|
|
|
2019-10-09 15:33:48 +08:00
|
|
|
mt2712_delay_stage2ps(plat);
|
|
|
|
|
|
2018-12-12 17:35:31 +08:00
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static const struct mediatek_dwmac_variant mt2712_gmac_variant = {
|
|
|
|
|
.dwmac_set_phy_interface = mt2712_set_interface,
|
|
|
|
|
.dwmac_set_delay = mt2712_set_delay,
|
|
|
|
|
.clk_list = mt2712_dwmac_clk_l,
|
|
|
|
|
.num_clks = ARRAY_SIZE(mt2712_dwmac_clk_l),
|
|
|
|
|
.dma_bit_mask = 33,
|
|
|
|
|
.rx_delay_max = 17600,
|
|
|
|
|
.tx_delay_max = 17600,
|
|
|
|
|
};
|
|
|
|
|
|
2022-03-14 15:57:12 +08:00
|
|
|
static int mt8195_set_interface(struct mediatek_dwmac_plat_data *plat)
|
|
|
|
|
{
|
|
|
|
|
int rmii_clk_from_mac = plat->rmii_clk_from_mac ? MT8195_RMII_CLK_SRC_INTERNAL : 0;
|
|
|
|
|
int rmii_rxc = plat->rmii_rxc ? MT8195_RMII_CLK_SRC_RXC : 0;
|
|
|
|
|
u32 intf_val = 0;
|
|
|
|
|
|
|
|
|
|
/* select phy interface in top control domain */
|
|
|
|
|
switch (plat->phy_mode) {
|
|
|
|
|
case PHY_INTERFACE_MODE_MII:
|
|
|
|
|
intf_val |= FIELD_PREP(MT8195_ETH_INTF_SEL, PHY_INTF_MII);
|
|
|
|
|
break;
|
|
|
|
|
case PHY_INTERFACE_MODE_RMII:
|
|
|
|
|
intf_val |= (rmii_rxc | rmii_clk_from_mac);
|
|
|
|
|
intf_val |= FIELD_PREP(MT8195_ETH_INTF_SEL, PHY_INTF_RMII);
|
|
|
|
|
break;
|
|
|
|
|
case PHY_INTERFACE_MODE_RGMII:
|
|
|
|
|
case PHY_INTERFACE_MODE_RGMII_TXID:
|
|
|
|
|
case PHY_INTERFACE_MODE_RGMII_RXID:
|
|
|
|
|
case PHY_INTERFACE_MODE_RGMII_ID:
|
|
|
|
|
intf_val |= FIELD_PREP(MT8195_ETH_INTF_SEL, PHY_INTF_RGMII);
|
|
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
dev_err(plat->dev, "phy interface not supported\n");
|
|
|
|
|
return -EINVAL;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* MT8195 only support external PHY */
|
|
|
|
|
intf_val |= MT8195_EXT_PHY_MODE;
|
|
|
|
|
|
|
|
|
|
regmap_write(plat->peri_regmap, MT8195_PERI_ETH_CTRL0, intf_val);
|
|
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void mt8195_delay_ps2stage(struct mediatek_dwmac_plat_data *plat)
|
|
|
|
|
{
|
|
|
|
|
struct mac_delay_struct *mac_delay = &plat->mac_delay;
|
|
|
|
|
|
|
|
|
|
/* 290ps per stage */
|
|
|
|
|
mac_delay->tx_delay /= 290;
|
|
|
|
|
mac_delay->rx_delay /= 290;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void mt8195_delay_stage2ps(struct mediatek_dwmac_plat_data *plat)
|
|
|
|
|
{
|
|
|
|
|
struct mac_delay_struct *mac_delay = &plat->mac_delay;
|
|
|
|
|
|
|
|
|
|
/* 290ps per stage */
|
|
|
|
|
mac_delay->tx_delay *= 290;
|
|
|
|
|
mac_delay->rx_delay *= 290;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static int mt8195_set_delay(struct mediatek_dwmac_plat_data *plat)
|
|
|
|
|
{
|
|
|
|
|
struct mac_delay_struct *mac_delay = &plat->mac_delay;
|
|
|
|
|
u32 gtxc_delay_val = 0, delay_val = 0, rmii_delay_val = 0;
|
|
|
|
|
|
|
|
|
|
mt8195_delay_ps2stage(plat);
|
|
|
|
|
|
|
|
|
|
switch (plat->phy_mode) {
|
|
|
|
|
case PHY_INTERFACE_MODE_MII:
|
|
|
|
|
delay_val |= FIELD_PREP(MT8195_DLY_TXC_ENABLE, !!mac_delay->tx_delay);
|
|
|
|
|
delay_val |= FIELD_PREP(MT8195_DLY_TXC_STAGES, mac_delay->tx_delay);
|
|
|
|
|
delay_val |= FIELD_PREP(MT8195_DLY_TXC_INV, mac_delay->tx_inv);
|
|
|
|
|
|
|
|
|
|
delay_val |= FIELD_PREP(MT8195_DLY_RXC_ENABLE, !!mac_delay->rx_delay);
|
|
|
|
|
delay_val |= FIELD_PREP(MT8195_DLY_RXC_STAGES, mac_delay->rx_delay);
|
|
|
|
|
delay_val |= FIELD_PREP(MT8195_DLY_RXC_INV, mac_delay->rx_inv);
|
|
|
|
|
break;
|
|
|
|
|
case PHY_INTERFACE_MODE_RMII:
|
|
|
|
|
if (plat->rmii_clk_from_mac) {
|
|
|
|
|
/* case 1: mac provides the rmii reference clock,
|
|
|
|
|
* and the clock output to TXC pin.
|
|
|
|
|
* The egress timing can be adjusted by RMII_TXC delay macro circuit.
|
|
|
|
|
* The ingress timing can be adjusted by RMII_RXC delay macro circuit.
|
|
|
|
|
*/
|
|
|
|
|
rmii_delay_val |= FIELD_PREP(MT8195_DLY_RMII_TXC_ENABLE,
|
|
|
|
|
!!mac_delay->tx_delay);
|
|
|
|
|
rmii_delay_val |= FIELD_PREP(MT8195_DLY_RMII_TXC_STAGES,
|
|
|
|
|
mac_delay->tx_delay);
|
|
|
|
|
rmii_delay_val |= FIELD_PREP(MT8195_DLY_RMII_TXC_INV,
|
|
|
|
|
mac_delay->tx_inv);
|
|
|
|
|
|
|
|
|
|
rmii_delay_val |= FIELD_PREP(MT8195_DLY_RMII_RXC_ENABLE,
|
|
|
|
|
!!mac_delay->rx_delay);
|
|
|
|
|
rmii_delay_val |= FIELD_PREP(MT8195_DLY_RMII_RXC_STAGES,
|
|
|
|
|
mac_delay->rx_delay);
|
|
|
|
|
rmii_delay_val |= FIELD_PREP(MT8195_DLY_RMII_RXC_INV,
|
|
|
|
|
mac_delay->rx_inv);
|
|
|
|
|
} else {
|
|
|
|
|
/* case 2: the rmii reference clock is from external phy,
|
|
|
|
|
* and the property "rmii_rxc" indicates which pin(TXC/RXC)
|
|
|
|
|
* the reference clk is connected to. The reference clock is a
|
|
|
|
|
* received signal, so rx_delay/rx_inv are used to indicate
|
|
|
|
|
* the reference clock timing adjustment
|
|
|
|
|
*/
|
|
|
|
|
if (plat->rmii_rxc) {
|
|
|
|
|
/* the rmii reference clock from outside is connected
|
|
|
|
|
* to RXC pin, the reference clock will be adjusted
|
|
|
|
|
* by RXC delay macro circuit.
|
|
|
|
|
*/
|
|
|
|
|
delay_val |= FIELD_PREP(MT8195_DLY_RXC_ENABLE,
|
|
|
|
|
!!mac_delay->rx_delay);
|
|
|
|
|
delay_val |= FIELD_PREP(MT8195_DLY_RXC_STAGES,
|
|
|
|
|
mac_delay->rx_delay);
|
|
|
|
|
delay_val |= FIELD_PREP(MT8195_DLY_RXC_INV,
|
|
|
|
|
mac_delay->rx_inv);
|
|
|
|
|
} else {
|
|
|
|
|
/* the rmii reference clock from outside is connected
|
|
|
|
|
* to TXC pin, the reference clock will be adjusted
|
|
|
|
|
* by TXC delay macro circuit.
|
|
|
|
|
*/
|
|
|
|
|
delay_val |= FIELD_PREP(MT8195_DLY_TXC_ENABLE,
|
|
|
|
|
!!mac_delay->rx_delay);
|
|
|
|
|
delay_val |= FIELD_PREP(MT8195_DLY_TXC_STAGES,
|
|
|
|
|
mac_delay->rx_delay);
|
|
|
|
|
delay_val |= FIELD_PREP(MT8195_DLY_TXC_INV,
|
|
|
|
|
mac_delay->rx_inv);
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
break;
|
|
|
|
|
case PHY_INTERFACE_MODE_RGMII:
|
|
|
|
|
case PHY_INTERFACE_MODE_RGMII_TXID:
|
|
|
|
|
case PHY_INTERFACE_MODE_RGMII_RXID:
|
|
|
|
|
case PHY_INTERFACE_MODE_RGMII_ID:
|
|
|
|
|
gtxc_delay_val |= FIELD_PREP(MT8195_DLY_GTXC_ENABLE, !!mac_delay->tx_delay);
|
|
|
|
|
gtxc_delay_val |= FIELD_PREP(MT8195_DLY_GTXC_STAGES, mac_delay->tx_delay);
|
|
|
|
|
gtxc_delay_val |= FIELD_PREP(MT8195_DLY_GTXC_INV, mac_delay->tx_inv);
|
|
|
|
|
|
|
|
|
|
delay_val |= FIELD_PREP(MT8195_DLY_RXC_ENABLE, !!mac_delay->rx_delay);
|
|
|
|
|
delay_val |= FIELD_PREP(MT8195_DLY_RXC_STAGES, mac_delay->rx_delay);
|
|
|
|
|
delay_val |= FIELD_PREP(MT8195_DLY_RXC_INV, mac_delay->rx_inv);
|
|
|
|
|
|
|
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
dev_err(plat->dev, "phy interface not supported\n");
|
|
|
|
|
return -EINVAL;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
regmap_update_bits(plat->peri_regmap,
|
|
|
|
|
MT8195_PERI_ETH_CTRL0,
|
|
|
|
|
MT8195_RGMII_TXC_PHASE_CTRL |
|
|
|
|
|
MT8195_DLY_GTXC_INV |
|
|
|
|
|
MT8195_DLY_GTXC_ENABLE |
|
|
|
|
|
MT8195_DLY_GTXC_STAGES,
|
|
|
|
|
gtxc_delay_val);
|
|
|
|
|
regmap_write(plat->peri_regmap, MT8195_PERI_ETH_CTRL1, delay_val);
|
|
|
|
|
regmap_write(plat->peri_regmap, MT8195_PERI_ETH_CTRL2, rmii_delay_val);
|
|
|
|
|
|
|
|
|
|
mt8195_delay_stage2ps(plat);
|
|
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void mt8195_fix_mac_speed(void *priv, unsigned int speed)
|
|
|
|
|
{
|
|
|
|
|
struct mediatek_dwmac_plat_data *priv_plat = priv;
|
|
|
|
|
|
|
|
|
|
if ((phy_interface_mode_is_rgmii(priv_plat->phy_mode))) {
|
|
|
|
|
/* prefer 2ns fixed delay which is controlled by TXC_PHASE_CTRL,
|
|
|
|
|
* when link speed is 1Gbps with RGMII interface,
|
|
|
|
|
* Fall back to delay macro circuit for 10/100Mbps link speed.
|
|
|
|
|
*/
|
|
|
|
|
if (speed == SPEED_1000)
|
|
|
|
|
regmap_update_bits(priv_plat->peri_regmap,
|
|
|
|
|
MT8195_PERI_ETH_CTRL0,
|
|
|
|
|
MT8195_RGMII_TXC_PHASE_CTRL |
|
|
|
|
|
MT8195_DLY_GTXC_ENABLE |
|
|
|
|
|
MT8195_DLY_GTXC_INV |
|
|
|
|
|
MT8195_DLY_GTXC_STAGES,
|
|
|
|
|
MT8195_RGMII_TXC_PHASE_CTRL);
|
|
|
|
|
else
|
|
|
|
|
mt8195_set_delay(priv_plat);
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static const struct mediatek_dwmac_variant mt8195_gmac_variant = {
|
|
|
|
|
.dwmac_set_phy_interface = mt8195_set_interface,
|
|
|
|
|
.dwmac_set_delay = mt8195_set_delay,
|
|
|
|
|
.dwmac_fix_mac_speed = mt8195_fix_mac_speed,
|
|
|
|
|
.clk_list = mt8195_dwmac_clk_l,
|
|
|
|
|
.num_clks = ARRAY_SIZE(mt8195_dwmac_clk_l),
|
|
|
|
|
.dma_bit_mask = 35,
|
|
|
|
|
.rx_delay_max = 9280,
|
|
|
|
|
.tx_delay_max = 9280,
|
|
|
|
|
};
|
|
|
|
|
|
2018-12-12 17:35:31 +08:00
|
|
|
static int mediatek_dwmac_config_dt(struct mediatek_dwmac_plat_data *plat)
|
|
|
|
|
{
|
|
|
|
|
struct mac_delay_struct *mac_delay = &plat->mac_delay;
|
|
|
|
|
u32 tx_delay_ps, rx_delay_ps;
|
net: of_get_phy_mode: Change API to solve int/unit warnings
Before this change of_get_phy_mode() returned an enum,
phy_interface_t. On error, -ENODEV etc, is returned. If the result of
the function is stored in a variable of type phy_interface_t, and the
compiler has decided to represent this as an unsigned int, comparision
with -ENODEV etc, is a signed vs unsigned comparision.
Fix this problem by changing the API. Make the function return an
error, or 0 on success, and pass a pointer, of type phy_interface_t,
where the phy mode should be stored.
v2:
Return with *interface set to PHY_INTERFACE_MODE_NA on error.
Add error checks to all users of of_get_phy_mode()
Fixup a few reverse christmas tree errors
Fixup a few slightly malformed reverse christmas trees
v3:
Fix 0-day reported errors.
Reported-by: Dan Carpenter <dan.carpenter@oracle.com>
Signed-off-by: Andrew Lunn <andrew@lunn.ch>
Signed-off-by: David S. Miller <davem@davemloft.net>
2019-11-04 02:40:33 +01:00
|
|
|
int err;
|
2018-12-12 17:35:31 +08:00
|
|
|
|
|
|
|
|
plat->peri_regmap = syscon_regmap_lookup_by_phandle(plat->np, "mediatek,pericfg");
|
|
|
|
|
if (IS_ERR(plat->peri_regmap)) {
|
|
|
|
|
dev_err(plat->dev, "Failed to get pericfg syscon\n");
|
|
|
|
|
return PTR_ERR(plat->peri_regmap);
|
|
|
|
|
}
|
|
|
|
|
|
net: of_get_phy_mode: Change API to solve int/unit warnings
Before this change of_get_phy_mode() returned an enum,
phy_interface_t. On error, -ENODEV etc, is returned. If the result of
the function is stored in a variable of type phy_interface_t, and the
compiler has decided to represent this as an unsigned int, comparision
with -ENODEV etc, is a signed vs unsigned comparision.
Fix this problem by changing the API. Make the function return an
error, or 0 on success, and pass a pointer, of type phy_interface_t,
where the phy mode should be stored.
v2:
Return with *interface set to PHY_INTERFACE_MODE_NA on error.
Add error checks to all users of of_get_phy_mode()
Fixup a few reverse christmas tree errors
Fixup a few slightly malformed reverse christmas trees
v3:
Fix 0-day reported errors.
Reported-by: Dan Carpenter <dan.carpenter@oracle.com>
Signed-off-by: Andrew Lunn <andrew@lunn.ch>
Signed-off-by: David S. Miller <davem@davemloft.net>
2019-11-04 02:40:33 +01:00
|
|
|
err = of_get_phy_mode(plat->np, &plat->phy_mode);
|
|
|
|
|
if (err) {
|
2018-12-12 17:35:31 +08:00
|
|
|
dev_err(plat->dev, "not find phy-mode\n");
|
net: of_get_phy_mode: Change API to solve int/unit warnings
Before this change of_get_phy_mode() returned an enum,
phy_interface_t. On error, -ENODEV etc, is returned. If the result of
the function is stored in a variable of type phy_interface_t, and the
compiler has decided to represent this as an unsigned int, comparision
with -ENODEV etc, is a signed vs unsigned comparision.
Fix this problem by changing the API. Make the function return an
error, or 0 on success, and pass a pointer, of type phy_interface_t,
where the phy mode should be stored.
v2:
Return with *interface set to PHY_INTERFACE_MODE_NA on error.
Add error checks to all users of of_get_phy_mode()
Fixup a few reverse christmas tree errors
Fixup a few slightly malformed reverse christmas trees
v3:
Fix 0-day reported errors.
Reported-by: Dan Carpenter <dan.carpenter@oracle.com>
Signed-off-by: Andrew Lunn <andrew@lunn.ch>
Signed-off-by: David S. Miller <davem@davemloft.net>
2019-11-04 02:40:33 +01:00
|
|
|
return err;
|
2018-12-12 17:35:31 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (!of_property_read_u32(plat->np, "mediatek,tx-delay-ps", &tx_delay_ps)) {
|
|
|
|
|
if (tx_delay_ps < plat->variant->tx_delay_max) {
|
|
|
|
|
mac_delay->tx_delay = tx_delay_ps;
|
|
|
|
|
} else {
|
|
|
|
|
dev_err(plat->dev, "Invalid TX clock delay: %dps\n", tx_delay_ps);
|
|
|
|
|
return -EINVAL;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (!of_property_read_u32(plat->np, "mediatek,rx-delay-ps", &rx_delay_ps)) {
|
|
|
|
|
if (rx_delay_ps < plat->variant->rx_delay_max) {
|
|
|
|
|
mac_delay->rx_delay = rx_delay_ps;
|
|
|
|
|
} else {
|
|
|
|
|
dev_err(plat->dev, "Invalid RX clock delay: %dps\n", rx_delay_ps);
|
|
|
|
|
return -EINVAL;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
mac_delay->tx_inv = of_property_read_bool(plat->np, "mediatek,txc-inverse");
|
|
|
|
|
mac_delay->rx_inv = of_property_read_bool(plat->np, "mediatek,rxc-inverse");
|
|
|
|
|
plat->rmii_rxc = of_property_read_bool(plat->np, "mediatek,rmii-rxc");
|
2019-12-16 13:39:57 +08:00
|
|
|
plat->rmii_clk_from_mac = of_property_read_bool(plat->np, "mediatek,rmii-clk-from-mac");
|
2022-03-14 15:57:12 +08:00
|
|
|
plat->mac_wol = of_property_read_bool(plat->np, "mediatek,mac-wol");
|
2018-12-12 17:35:31 +08:00
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static int mediatek_dwmac_clk_init(struct mediatek_dwmac_plat_data *plat)
|
|
|
|
|
{
|
|
|
|
|
const struct mediatek_dwmac_variant *variant = plat->variant;
|
2022-03-14 15:57:09 +08:00
|
|
|
int i, ret;
|
2018-12-12 17:35:31 +08:00
|
|
|
|
2022-03-14 15:57:09 +08:00
|
|
|
plat->clks = devm_kcalloc(plat->dev, variant->num_clks, sizeof(*plat->clks), GFP_KERNEL);
|
2018-12-12 17:35:31 +08:00
|
|
|
if (!plat->clks)
|
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
2022-03-14 15:57:09 +08:00
|
|
|
for (i = 0; i < variant->num_clks; i++)
|
2018-12-12 17:35:31 +08:00
|
|
|
plat->clks[i].id = variant->clk_list[i];
|
|
|
|
|
|
2022-03-14 15:57:09 +08:00
|
|
|
ret = devm_clk_bulk_get(plat->dev, variant->num_clks, plat->clks);
|
|
|
|
|
if (ret)
|
|
|
|
|
return ret;
|
2019-12-16 13:39:57 +08:00
|
|
|
|
2022-03-14 15:57:09 +08:00
|
|
|
/* The clock labeled as "rmii_internal" is needed only in RMII(when
|
|
|
|
|
* MAC provides the reference clock), and useless for RGMII/MII or
|
|
|
|
|
* RMII(when PHY provides the reference clock).
|
|
|
|
|
* So, "rmii_internal" clock is got and configured only when
|
|
|
|
|
* reference clock of RMII is from MAC.
|
|
|
|
|
*/
|
|
|
|
|
if (plat->rmii_clk_from_mac) {
|
|
|
|
|
plat->rmii_internal_clk = devm_clk_get(plat->dev, "rmii_internal");
|
|
|
|
|
if (IS_ERR(plat->rmii_internal_clk))
|
|
|
|
|
ret = PTR_ERR(plat->rmii_internal_clk);
|
|
|
|
|
} else {
|
|
|
|
|
plat->rmii_internal_clk = NULL;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return ret;
|
2018-12-12 17:35:31 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static int mediatek_dwmac_init(struct platform_device *pdev, void *priv)
|
|
|
|
|
{
|
|
|
|
|
struct mediatek_dwmac_plat_data *plat = priv;
|
|
|
|
|
const struct mediatek_dwmac_variant *variant = plat->variant;
|
|
|
|
|
int ret;
|
|
|
|
|
|
2022-03-14 15:57:08 +08:00
|
|
|
if (variant->dwmac_set_phy_interface) {
|
|
|
|
|
ret = variant->dwmac_set_phy_interface(plat);
|
|
|
|
|
if (ret) {
|
|
|
|
|
dev_err(plat->dev, "failed to set phy interface, err = %d\n", ret);
|
|
|
|
|
return ret;
|
|
|
|
|
}
|
2018-12-12 17:35:31 +08:00
|
|
|
}
|
|
|
|
|
|
2022-03-14 15:57:08 +08:00
|
|
|
if (variant->dwmac_set_delay) {
|
|
|
|
|
ret = variant->dwmac_set_delay(plat);
|
|
|
|
|
if (ret) {
|
|
|
|
|
dev_err(plat->dev, "failed to set delay value, err = %d\n", ret);
|
|
|
|
|
return ret;
|
|
|
|
|
}
|
2018-12-12 17:35:31 +08:00
|
|
|
}
|
|
|
|
|
|
2022-03-14 15:57:09 +08:00
|
|
|
ret = clk_bulk_prepare_enable(variant->num_clks, plat->clks);
|
2018-12-12 17:35:31 +08:00
|
|
|
if (ret) {
|
|
|
|
|
dev_err(plat->dev, "failed to enable clks, err = %d\n", ret);
|
|
|
|
|
return ret;
|
|
|
|
|
}
|
|
|
|
|
|
2022-03-14 15:57:09 +08:00
|
|
|
ret = clk_prepare_enable(plat->rmii_internal_clk);
|
|
|
|
|
if (ret) {
|
|
|
|
|
dev_err(plat->dev, "failed to enable rmii internal clk, err = %d\n", ret);
|
|
|
|
|
goto err_clk;
|
|
|
|
|
}
|
|
|
|
|
|
2018-12-12 17:35:31 +08:00
|
|
|
return 0;
|
2022-03-14 15:57:09 +08:00
|
|
|
|
|
|
|
|
err_clk:
|
|
|
|
|
clk_bulk_disable_unprepare(variant->num_clks, plat->clks);
|
|
|
|
|
return ret;
|
2018-12-12 17:35:31 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void mediatek_dwmac_exit(struct platform_device *pdev, void *priv)
|
|
|
|
|
{
|
|
|
|
|
struct mediatek_dwmac_plat_data *plat = priv;
|
2022-03-14 15:57:09 +08:00
|
|
|
const struct mediatek_dwmac_variant *variant = plat->variant;
|
2018-12-12 17:35:31 +08:00
|
|
|
|
2022-03-14 15:57:09 +08:00
|
|
|
clk_disable_unprepare(plat->rmii_internal_clk);
|
|
|
|
|
clk_bulk_disable_unprepare(variant->num_clks, plat->clks);
|
2018-12-12 17:35:31 +08:00
|
|
|
}
|
|
|
|
|
|
2022-03-14 15:57:07 +08:00
|
|
|
static int mediatek_dwmac_clks_config(void *priv, bool enabled)
|
|
|
|
|
{
|
|
|
|
|
struct mediatek_dwmac_plat_data *plat = priv;
|
2022-03-14 15:57:09 +08:00
|
|
|
const struct mediatek_dwmac_variant *variant = plat->variant;
|
2022-03-14 15:57:07 +08:00
|
|
|
int ret = 0;
|
|
|
|
|
|
|
|
|
|
if (enabled) {
|
2022-03-14 15:57:09 +08:00
|
|
|
ret = clk_bulk_prepare_enable(variant->num_clks, plat->clks);
|
2022-03-14 15:57:07 +08:00
|
|
|
if (ret) {
|
|
|
|
|
dev_err(plat->dev, "failed to enable clks, err = %d\n", ret);
|
|
|
|
|
return ret;
|
|
|
|
|
}
|
2022-03-14 15:57:09 +08:00
|
|
|
|
|
|
|
|
ret = clk_prepare_enable(plat->rmii_internal_clk);
|
|
|
|
|
if (ret) {
|
|
|
|
|
dev_err(plat->dev, "failed to enable rmii internal clk, err = %d\n", ret);
|
|
|
|
|
return ret;
|
|
|
|
|
}
|
2022-03-14 15:57:07 +08:00
|
|
|
} else {
|
2022-03-14 15:57:09 +08:00
|
|
|
clk_disable_unprepare(plat->rmii_internal_clk);
|
|
|
|
|
clk_bulk_disable_unprepare(variant->num_clks, plat->clks);
|
2022-03-14 15:57:07 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
|
}
|
2022-03-14 15:57:12 +08:00
|
|
|
|
|
|
|
|
static int mediatek_dwmac_common_data(struct platform_device *pdev,
|
|
|
|
|
struct plat_stmmacenet_data *plat,
|
|
|
|
|
struct mediatek_dwmac_plat_data *priv_plat)
|
|
|
|
|
{
|
|
|
|
|
int i;
|
|
|
|
|
|
|
|
|
|
plat->interface = priv_plat->phy_mode;
|
|
|
|
|
plat->use_phy_wol = priv_plat->mac_wol ? 0 : 1;
|
|
|
|
|
plat->riwt_off = 1;
|
|
|
|
|
plat->maxmtu = ETH_DATA_LEN;
|
|
|
|
|
plat->addr64 = priv_plat->variant->dma_bit_mask;
|
|
|
|
|
plat->bsp_priv = priv_plat;
|
|
|
|
|
plat->init = mediatek_dwmac_init;
|
|
|
|
|
plat->exit = mediatek_dwmac_exit;
|
|
|
|
|
plat->clks_config = mediatek_dwmac_clks_config;
|
|
|
|
|
if (priv_plat->variant->dwmac_fix_mac_speed)
|
|
|
|
|
plat->fix_mac_speed = priv_plat->variant->dwmac_fix_mac_speed;
|
|
|
|
|
|
|
|
|
|
plat->safety_feat_cfg = devm_kzalloc(&pdev->dev,
|
|
|
|
|
sizeof(*plat->safety_feat_cfg),
|
|
|
|
|
GFP_KERNEL);
|
|
|
|
|
if (!plat->safety_feat_cfg)
|
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
|
|
plat->safety_feat_cfg->tsoee = 1;
|
|
|
|
|
plat->safety_feat_cfg->mrxpee = 0;
|
|
|
|
|
plat->safety_feat_cfg->mestee = 1;
|
|
|
|
|
plat->safety_feat_cfg->mrxee = 1;
|
|
|
|
|
plat->safety_feat_cfg->mtxee = 1;
|
|
|
|
|
plat->safety_feat_cfg->epsi = 0;
|
|
|
|
|
plat->safety_feat_cfg->edpp = 1;
|
|
|
|
|
plat->safety_feat_cfg->prtyen = 1;
|
|
|
|
|
plat->safety_feat_cfg->tmouten = 1;
|
|
|
|
|
|
|
|
|
|
for (i = 0; i < plat->tx_queues_to_use; i++) {
|
|
|
|
|
/* Default TX Q0 to use TSO and rest TXQ for TBS */
|
|
|
|
|
if (i > 0)
|
|
|
|
|
plat->tx_queues_cfg[i].tbs_en = 1;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
2018-12-12 17:35:31 +08:00
|
|
|
static int mediatek_dwmac_probe(struct platform_device *pdev)
|
|
|
|
|
{
|
|
|
|
|
struct mediatek_dwmac_plat_data *priv_plat;
|
|
|
|
|
struct plat_stmmacenet_data *plat_dat;
|
|
|
|
|
struct stmmac_resources stmmac_res;
|
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
|
|
priv_plat = devm_kzalloc(&pdev->dev, sizeof(*priv_plat), GFP_KERNEL);
|
|
|
|
|
if (!priv_plat)
|
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
|
|
priv_plat->variant = of_device_get_match_data(&pdev->dev);
|
|
|
|
|
if (!priv_plat->variant) {
|
|
|
|
|
dev_err(&pdev->dev, "Missing dwmac-mediatek variant\n");
|
|
|
|
|
return -EINVAL;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
priv_plat->dev = &pdev->dev;
|
|
|
|
|
priv_plat->np = pdev->dev.of_node;
|
|
|
|
|
|
|
|
|
|
ret = mediatek_dwmac_config_dt(priv_plat);
|
|
|
|
|
if (ret)
|
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
|
|
ret = mediatek_dwmac_clk_init(priv_plat);
|
|
|
|
|
if (ret)
|
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
|
|
ret = stmmac_get_platform_resources(pdev, &stmmac_res);
|
|
|
|
|
if (ret)
|
|
|
|
|
return ret;
|
|
|
|
|
|
of: net: pass the dst buffer to of_get_mac_address()
of_get_mac_address() returns a "const void*" pointer to a MAC address.
Lately, support to fetch the MAC address by an NVMEM provider was added.
But this will only work with platform devices. It will not work with
PCI devices (e.g. of an integrated root complex) and esp. not with DSA
ports.
There is an of_* variant of the nvmem binding which works without
devices. The returned data of a nvmem_cell_read() has to be freed after
use. On the other hand the return of_get_mac_address() points to some
static data without a lifetime. The trick for now, was to allocate a
device resource managed buffer which is then returned. This will only
work if we have an actual device.
Change it, so that the caller of of_get_mac_address() has to supply a
buffer where the MAC address is written to. Unfortunately, this will
touch all drivers which use the of_get_mac_address().
Usually the code looks like:
const char *addr;
addr = of_get_mac_address(np);
if (!IS_ERR(addr))
ether_addr_copy(ndev->dev_addr, addr);
This can then be simply rewritten as:
of_get_mac_address(np, ndev->dev_addr);
Sometimes is_valid_ether_addr() is used to test the MAC address.
of_get_mac_address() already makes sure, it just returns a valid MAC
address. Thus we can just test its return code. But we have to be
careful if there are still other sources for the MAC address before the
of_get_mac_address(). In this case we have to keep the
is_valid_ether_addr() call.
The following coccinelle patch was used to convert common cases to the
new style. Afterwards, I've manually gone over the drivers and fixed the
return code variable: either used a new one or if one was already
available use that. Mansour Moufid, thanks for that coccinelle patch!
<spml>
@a@
identifier x;
expression y, z;
@@
- x = of_get_mac_address(y);
+ x = of_get_mac_address(y, z);
<...
- ether_addr_copy(z, x);
...>
@@
identifier a.x;
@@
- if (<+... x ...+>) {}
@@
identifier a.x;
@@
if (<+... x ...+>) {
...
}
- else {}
@@
identifier a.x;
expression e;
@@
- if (<+... x ...+>@e)
- {}
- else
+ if (!(e))
{...}
@@
expression x, y, z;
@@
- x = of_get_mac_address(y, z);
+ of_get_mac_address(y, z);
... when != x
</spml>
All drivers, except drivers/net/ethernet/aeroflex/greth.c, were
compile-time tested.
Suggested-by: Andrew Lunn <andrew@lunn.ch>
Signed-off-by: Michael Walle <michael@walle.cc>
Reviewed-by: Andrew Lunn <andrew@lunn.ch>
Signed-off-by: David S. Miller <davem@davemloft.net>
2021-04-12 19:47:17 +02:00
|
|
|
plat_dat = stmmac_probe_config_dt(pdev, stmmac_res.mac);
|
2018-12-12 17:35:31 +08:00
|
|
|
if (IS_ERR(plat_dat))
|
|
|
|
|
return PTR_ERR(plat_dat);
|
|
|
|
|
|
2022-03-14 15:57:12 +08:00
|
|
|
mediatek_dwmac_common_data(pdev, plat_dat, priv_plat);
|
2018-12-12 17:35:31 +08:00
|
|
|
mediatek_dwmac_init(pdev, priv_plat);
|
|
|
|
|
|
|
|
|
|
ret = stmmac_dvr_probe(&pdev->dev, plat_dat, &stmmac_res);
|
|
|
|
|
if (ret) {
|
|
|
|
|
stmmac_remove_config_dt(pdev, plat_dat);
|
|
|
|
|
return ret;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static const struct of_device_id mediatek_dwmac_match[] = {
|
|
|
|
|
{ .compatible = "mediatek,mt2712-gmac",
|
|
|
|
|
.data = &mt2712_gmac_variant },
|
2022-03-14 15:57:12 +08:00
|
|
|
{ .compatible = "mediatek,mt8195-gmac",
|
|
|
|
|
.data = &mt8195_gmac_variant },
|
2018-12-12 17:35:31 +08:00
|
|
|
{ }
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
MODULE_DEVICE_TABLE(of, mediatek_dwmac_match);
|
|
|
|
|
|
|
|
|
|
static struct platform_driver mediatek_dwmac_driver = {
|
|
|
|
|
.probe = mediatek_dwmac_probe,
|
|
|
|
|
.remove = stmmac_pltfr_remove,
|
|
|
|
|
.driver = {
|
|
|
|
|
.name = "dwmac-mediatek",
|
|
|
|
|
.pm = &stmmac_pltfr_pm_ops,
|
|
|
|
|
.of_match_table = mediatek_dwmac_match,
|
|
|
|
|
},
|
|
|
|
|
};
|
|
|
|
|
module_platform_driver(mediatek_dwmac_driver);
|
2018-12-13 10:41:37 +08:00
|
|
|
|
|
|
|
|
MODULE_AUTHOR("Biao Huang <biao.huang@mediatek.com>");
|
|
|
|
|
MODULE_DESCRIPTION("MediaTek DWMAC specific glue layer");
|
|
|
|
|
MODULE_LICENSE("GPL v2");
|