2017-12-15 00:45:34 -06:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2014-02-24 11:05:07 -05:00
|
|
|
/*
|
|
|
|
|
* Keystone 2 Edison SoC specific device tree
|
|
|
|
|
*
|
2017-12-15 00:45:34 -06:00
|
|
|
* Copyright (C) 2014-2017 Texas Instruments Incorporated - http://www.ti.com/
|
2014-02-24 11:05:07 -05:00
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
clocks {
|
|
|
|
|
mainpllclk: mainpllclk@2310110 {
|
|
|
|
|
#clock-cells = <0>;
|
|
|
|
|
compatible = "ti,keystone,main-pll-clock";
|
|
|
|
|
clocks = <&refclksys>;
|
2015-05-29 12:04:13 -04:00
|
|
|
reg = <0x02620350 4>, <0x02310110 4>, <0x02310108 4>;
|
|
|
|
|
reg-names = "control", "multiplier", "post-divider";
|
2014-02-24 11:05:07 -05:00
|
|
|
};
|
|
|
|
|
|
|
|
|
|
papllclk: papllclk@2620358 {
|
|
|
|
|
#clock-cells = <0>;
|
|
|
|
|
compatible = "ti,keystone,pll-clock";
|
|
|
|
|
clocks = <&refclkpass>;
|
2014-07-08 12:23:42 -04:00
|
|
|
clock-output-names = "papllclk";
|
2014-02-24 11:05:07 -05:00
|
|
|
reg = <0x02620358 4>;
|
|
|
|
|
reg-names = "control";
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
ddr3apllclk: ddr3apllclk@2620360 {
|
|
|
|
|
#clock-cells = <0>;
|
|
|
|
|
compatible = "ti,keystone,pll-clock";
|
|
|
|
|
clocks = <&refclkddr3a>;
|
|
|
|
|
clock-output-names = "ddr-3a-pll-clk";
|
|
|
|
|
reg = <0x02620360 4>;
|
|
|
|
|
reg-names = "control";
|
|
|
|
|
};
|
|
|
|
|
|
2017-12-15 01:38:48 -06:00
|
|
|
clkusb1: clkusb1@2350004 {
|
2014-02-24 11:05:07 -05:00
|
|
|
#clock-cells = <0>;
|
|
|
|
|
compatible = "ti,keystone,psc-clock";
|
|
|
|
|
clocks = <&chipclk16>;
|
2014-09-11 17:41:25 -04:00
|
|
|
clock-output-names = "usb1";
|
2014-02-24 11:05:07 -05:00
|
|
|
reg = <0x02350004 0xb00>, <0x02350000 0x400>;
|
|
|
|
|
reg-names = "control", "domain";
|
|
|
|
|
domain-id = <0>;
|
|
|
|
|
};
|
|
|
|
|
|
2018-03-05 16:18:49 -08:00
|
|
|
clkhyperlink0: clkhyperlink0@2350030 {
|
2014-02-24 11:05:07 -05:00
|
|
|
#clock-cells = <0>;
|
|
|
|
|
compatible = "ti,keystone,psc-clock";
|
|
|
|
|
clocks = <&chipclk12>;
|
|
|
|
|
clock-output-names = "hyperlink-0";
|
|
|
|
|
reg = <0x02350030 0xb00>, <0x02350014 0x400>;
|
|
|
|
|
reg-names = "control", "domain";
|
|
|
|
|
domain-id = <5>;
|
|
|
|
|
};
|
|
|
|
|
|
2017-12-15 01:38:48 -06:00
|
|
|
clkpcie1: clkpcie1@235006c {
|
2014-02-24 11:05:07 -05:00
|
|
|
#clock-cells = <0>;
|
|
|
|
|
compatible = "ti,keystone,psc-clock";
|
|
|
|
|
clocks = <&chipclk12>;
|
2014-09-11 17:41:25 -04:00
|
|
|
clock-output-names = "pcie1";
|
|
|
|
|
reg = <0x0235006c 0xb00>, <0x02350048 0x400>;
|
2014-02-24 11:05:07 -05:00
|
|
|
reg-names = "control", "domain";
|
|
|
|
|
domain-id = <18>;
|
|
|
|
|
};
|
|
|
|
|
|
2017-12-15 01:38:48 -06:00
|
|
|
clkxge: clkxge@23500c8 {
|
2014-02-24 11:05:07 -05:00
|
|
|
#clock-cells = <0>;
|
|
|
|
|
compatible = "ti,keystone,psc-clock";
|
|
|
|
|
clocks = <&chipclk13>;
|
|
|
|
|
clock-output-names = "xge";
|
|
|
|
|
reg = <0x023500c8 0xb00>, <0x02350074 0x400>;
|
|
|
|
|
reg-names = "control", "domain";
|
|
|
|
|
domain-id = <29>;
|
|
|
|
|
};
|
2019-10-07 10:59:08 -07:00
|
|
|
|
|
|
|
|
/*
|
|
|
|
|
* Below are set of fixed, input clocks definitions,
|
|
|
|
|
* for which real frequencies have to be defined in board files.
|
|
|
|
|
* Those clocks can be used as reference clocks for some HW modules
|
|
|
|
|
* (as cpts, for example) by configuring corresponding clock muxes.
|
|
|
|
|
*/
|
|
|
|
|
tsipclka: tsipclka {
|
|
|
|
|
#clock-cells = <0>;
|
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
|
clock-frequency = <0>;
|
|
|
|
|
clock-output-names = "tsipclka";
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
tsipclkb: tsipclkb {
|
|
|
|
|
#clock-cells = <0>;
|
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
|
clock-frequency = <0>;
|
|
|
|
|
clock-output-names = "tsipclkb";
|
|
|
|
|
};
|
2014-02-24 11:05:07 -05:00
|
|
|
};
|