2009-11-28 07:17:18 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2002 ARM Ltd.
|
|
|
|
* Copyright (C) 2008 STMicroelctronics.
|
|
|
|
* Copyright (C) 2009 ST-Ericsson.
|
|
|
|
* Author: Srinidhi Kasagar <srinidhi.kasagar@stericsson.com>
|
|
|
|
*
|
|
|
|
* This file is based on arm realview platform
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/errno.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/device.h>
|
|
|
|
#include <linux/smp.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
|
|
|
|
#include <asm/cacheflush.h>
|
2011-04-03 12:01:30 +00:00
|
|
|
#include <asm/hardware/gic.h>
|
2012-01-20 11:01:12 +00:00
|
|
|
#include <asm/smp_plat.h>
|
2009-11-28 07:17:18 +00:00
|
|
|
#include <asm/smp_scu.h>
|
2012-09-19 17:31:19 +00:00
|
|
|
|
2009-11-28 07:17:18 +00:00
|
|
|
#include <mach/hardware.h>
|
2010-12-08 05:37:57 +00:00
|
|
|
#include <mach/setup.h>
|
2009-11-28 07:17:18 +00:00
|
|
|
|
2012-09-19 17:31:19 +00:00
|
|
|
#include "id.h"
|
|
|
|
|
2011-05-06 11:56:27 +00:00
|
|
|
/* This is called from headsmp.S to wakeup the secondary core */
|
|
|
|
extern void u8500_secondary_startup(void);
|
|
|
|
|
ARM: Fix subtle race in CPU pen_release hotplug code
There is a subtle race in the CPU hotplug code, where a CPU which has
been offlined can online itself before being requested, which results
in things going astray on the next online/offline cycle.
What happens in the normal online/offline/online cycle is:
CPU0 CPU3
requests boot of CPU3
pen_release = 3
flush cache line
checks pen_release, reads 3
starts boot
pen_release = -1
... requests CPU3 offline ...
... dies ...
checks pen_release, reads -1
requests boot of CPU3
pen_release = 3
flush cache line
checks pen_release, reads 3
starts boot
pen_release = -1
However, as the write of -1 of pen_release is not fully flushed back to
memory, and the checking of pen_release is done with caches disabled,
this allows CPU3 the opportunity to read the old value of pen_release:
CPU0 CPU3
requests boot of CPU3
pen_release = 3
flush cache line
checks pen_release, reads 3
starts boot
pen_release = -1
... requests CPU3 offline ...
... dies ...
checks pen_release, reads 3
starts boot
pen_release = -1
requests boot of CPU3
pen_release = 3
flush cache line
Fix this by grouping the write of pen_release along with its cache line
flushing code to ensure that any update to pen_release is always pushed
out to physical memory.
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2010-12-18 10:53:12 +00:00
|
|
|
/*
|
|
|
|
* Write pen_release in a way that is guaranteed to be visible to all
|
|
|
|
* observers, irrespective of whether they're taking part in coherency
|
|
|
|
* or not. This is necessary for the hotplug code to work reliably.
|
|
|
|
*/
|
|
|
|
static void write_pen_release(int val)
|
2009-11-28 07:17:18 +00:00
|
|
|
{
|
ARM: Fix subtle race in CPU pen_release hotplug code
There is a subtle race in the CPU hotplug code, where a CPU which has
been offlined can online itself before being requested, which results
in things going astray on the next online/offline cycle.
What happens in the normal online/offline/online cycle is:
CPU0 CPU3
requests boot of CPU3
pen_release = 3
flush cache line
checks pen_release, reads 3
starts boot
pen_release = -1
... requests CPU3 offline ...
... dies ...
checks pen_release, reads -1
requests boot of CPU3
pen_release = 3
flush cache line
checks pen_release, reads 3
starts boot
pen_release = -1
However, as the write of -1 of pen_release is not fully flushed back to
memory, and the checking of pen_release is done with caches disabled,
this allows CPU3 the opportunity to read the old value of pen_release:
CPU0 CPU3
requests boot of CPU3
pen_release = 3
flush cache line
checks pen_release, reads 3
starts boot
pen_release = -1
... requests CPU3 offline ...
... dies ...
checks pen_release, reads 3
starts boot
pen_release = -1
requests boot of CPU3
pen_release = 3
flush cache line
Fix this by grouping the write of pen_release along with its cache line
flushing code to ensure that any update to pen_release is always pushed
out to physical memory.
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2010-12-18 10:53:12 +00:00
|
|
|
pen_release = val;
|
|
|
|
smp_wmb();
|
|
|
|
__cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
|
|
|
|
outer_clean_range(__pa(&pen_release), __pa(&pen_release + 1));
|
2009-11-28 07:17:18 +00:00
|
|
|
}
|
|
|
|
|
2010-12-08 05:37:57 +00:00
|
|
|
static void __iomem *scu_base_addr(void)
|
|
|
|
{
|
2012-08-09 15:10:36 +00:00
|
|
|
if (cpu_is_u8500_family() || cpu_is_ux540_family())
|
2010-12-08 05:37:57 +00:00
|
|
|
return __io_address(U8500_SCU_BASE);
|
|
|
|
else
|
|
|
|
ux500_unknown_soc();
|
|
|
|
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
2009-11-28 07:17:18 +00:00
|
|
|
static DEFINE_SPINLOCK(boot_lock);
|
|
|
|
|
2011-09-08 12:15:22 +00:00
|
|
|
static void __cpuinit ux500_secondary_init(unsigned int cpu)
|
2009-11-28 07:17:18 +00:00
|
|
|
{
|
|
|
|
/*
|
|
|
|
* if any interrupts are already enabled for the primary
|
|
|
|
* core (e.g. timer irq), then they will not have been enabled
|
|
|
|
* for us: do so
|
|
|
|
*/
|
2010-12-04 16:01:03 +00:00
|
|
|
gic_secondary_init(0);
|
2009-11-28 07:17:18 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* let the primary processor know we're out of the
|
|
|
|
* pen, then head off into the C entry point
|
|
|
|
*/
|
ARM: Fix subtle race in CPU pen_release hotplug code
There is a subtle race in the CPU hotplug code, where a CPU which has
been offlined can online itself before being requested, which results
in things going astray on the next online/offline cycle.
What happens in the normal online/offline/online cycle is:
CPU0 CPU3
requests boot of CPU3
pen_release = 3
flush cache line
checks pen_release, reads 3
starts boot
pen_release = -1
... requests CPU3 offline ...
... dies ...
checks pen_release, reads -1
requests boot of CPU3
pen_release = 3
flush cache line
checks pen_release, reads 3
starts boot
pen_release = -1
However, as the write of -1 of pen_release is not fully flushed back to
memory, and the checking of pen_release is done with caches disabled,
this allows CPU3 the opportunity to read the old value of pen_release:
CPU0 CPU3
requests boot of CPU3
pen_release = 3
flush cache line
checks pen_release, reads 3
starts boot
pen_release = -1
... requests CPU3 offline ...
... dies ...
checks pen_release, reads 3
starts boot
pen_release = -1
requests boot of CPU3
pen_release = 3
flush cache line
Fix this by grouping the write of pen_release along with its cache line
flushing code to ensure that any update to pen_release is always pushed
out to physical memory.
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2010-12-18 10:53:12 +00:00
|
|
|
write_pen_release(-1);
|
2009-11-28 07:17:18 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Synchronise with the boot thread.
|
|
|
|
*/
|
|
|
|
spin_lock(&boot_lock);
|
|
|
|
spin_unlock(&boot_lock);
|
|
|
|
}
|
|
|
|
|
2011-09-08 12:15:22 +00:00
|
|
|
static int __cpuinit ux500_boot_secondary(unsigned int cpu, struct task_struct *idle)
|
2009-11-28 07:17:18 +00:00
|
|
|
{
|
|
|
|
unsigned long timeout;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* set synchronisation state between this boot processor
|
|
|
|
* and the secondary one
|
|
|
|
*/
|
|
|
|
spin_lock(&boot_lock);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The secondary processor is waiting to be released from
|
|
|
|
* the holding pen - release it, then wait for it to flag
|
|
|
|
* that it has been released by resetting pen_release.
|
|
|
|
*/
|
2011-08-09 11:21:36 +00:00
|
|
|
write_pen_release(cpu_logical_map(cpu));
|
2009-11-28 07:17:18 +00:00
|
|
|
|
2011-12-22 08:22:56 +00:00
|
|
|
smp_send_reschedule(cpu);
|
2010-09-15 09:45:51 +00:00
|
|
|
|
2009-11-28 07:17:18 +00:00
|
|
|
timeout = jiffies + (1 * HZ);
|
|
|
|
while (time_before(jiffies, timeout)) {
|
|
|
|
if (pen_release == -1)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* now the secondary core is starting up let it run its
|
|
|
|
* calibrations, then wait for it to finish
|
|
|
|
*/
|
|
|
|
spin_unlock(&boot_lock);
|
|
|
|
|
|
|
|
return pen_release != -1 ? -ENOSYS : 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __init wakeup_secondary(void)
|
|
|
|
{
|
2010-12-08 05:37:57 +00:00
|
|
|
void __iomem *backupram;
|
|
|
|
|
2012-09-03 13:10:23 +00:00
|
|
|
if (cpu_is_u8500_family() || cpu_is_ux540_family())
|
2010-12-08 05:37:57 +00:00
|
|
|
backupram = __io_address(U8500_BACKUPRAM0_BASE);
|
|
|
|
else
|
|
|
|
ux500_unknown_soc();
|
|
|
|
|
2009-11-28 07:17:18 +00:00
|
|
|
/*
|
|
|
|
* write the address of secondary startup into the backup ram register
|
|
|
|
* at offset 0x1FF4, then write the magic number 0xA1FEED01 to the
|
|
|
|
* backup ram register at offset 0x1FF0, which is what boot rom code
|
|
|
|
* is waiting for. This would wake up the secondary core from WFE
|
|
|
|
*/
|
2010-12-08 05:37:57 +00:00
|
|
|
#define UX500_CPU1_JUMPADDR_OFFSET 0x1FF4
|
2009-11-28 07:17:18 +00:00
|
|
|
__raw_writel(virt_to_phys(u8500_secondary_startup),
|
2010-12-08 05:37:57 +00:00
|
|
|
backupram + UX500_CPU1_JUMPADDR_OFFSET);
|
2009-11-28 07:17:18 +00:00
|
|
|
|
2010-12-08 05:37:57 +00:00
|
|
|
#define UX500_CPU1_WAKEMAGIC_OFFSET 0x1FF0
|
2009-11-28 07:17:18 +00:00
|
|
|
__raw_writel(0xA1FEED01,
|
2010-12-08 05:37:57 +00:00
|
|
|
backupram + UX500_CPU1_WAKEMAGIC_OFFSET);
|
2009-11-28 07:17:18 +00:00
|
|
|
|
|
|
|
/* make sure write buffer is drained */
|
|
|
|
mb();
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Initialise the CPU possible map early - this describes the CPUs
|
|
|
|
* which may be present or become present in the system.
|
|
|
|
*/
|
2011-09-08 12:15:22 +00:00
|
|
|
static void __init ux500_smp_init_cpus(void)
|
2009-11-28 07:17:18 +00:00
|
|
|
{
|
2010-12-08 05:37:57 +00:00
|
|
|
void __iomem *scu_base = scu_base_addr();
|
2010-12-02 18:09:37 +00:00
|
|
|
unsigned int i, ncores;
|
2009-11-28 07:17:18 +00:00
|
|
|
|
2010-12-08 05:37:57 +00:00
|
|
|
ncores = scu_base ? scu_get_core_count(scu_base) : 1;
|
2009-11-28 07:17:18 +00:00
|
|
|
|
|
|
|
/* sanity check */
|
2011-10-20 21:04:18 +00:00
|
|
|
if (ncores > nr_cpu_ids) {
|
|
|
|
pr_warn("SMP: %u cores greater than maximum (%u), clipping\n",
|
|
|
|
ncores, nr_cpu_ids);
|
|
|
|
ncores = nr_cpu_ids;
|
2009-11-28 07:17:18 +00:00
|
|
|
}
|
|
|
|
|
2010-12-03 10:42:58 +00:00
|
|
|
for (i = 0; i < ncores; i++)
|
|
|
|
set_cpu_possible(i, true);
|
2011-04-03 12:01:30 +00:00
|
|
|
|
|
|
|
set_smp_cross_call(gic_raise_softirq);
|
2010-12-03 10:42:58 +00:00
|
|
|
}
|
2009-11-28 07:17:18 +00:00
|
|
|
|
2011-09-08 12:15:22 +00:00
|
|
|
static void __init ux500_smp_prepare_cpus(unsigned int max_cpus)
|
2010-12-03 10:42:58 +00:00
|
|
|
{
|
2009-11-28 07:17:18 +00:00
|
|
|
|
2010-12-08 05:37:57 +00:00
|
|
|
scu_enable(scu_base_addr());
|
2010-12-03 11:09:48 +00:00
|
|
|
wakeup_secondary();
|
2009-11-28 07:17:18 +00:00
|
|
|
}
|
2011-09-08 12:15:22 +00:00
|
|
|
|
|
|
|
struct smp_operations ux500_smp_ops __initdata = {
|
|
|
|
.smp_init_cpus = ux500_smp_init_cpus,
|
|
|
|
.smp_prepare_cpus = ux500_smp_prepare_cpus,
|
|
|
|
.smp_secondary_init = ux500_secondary_init,
|
|
|
|
.smp_boot_secondary = ux500_boot_secondary,
|
|
|
|
#ifdef CONFIG_HOTPLUG_CPU
|
|
|
|
.cpu_die = ux500_cpu_die,
|
|
|
|
#endif
|
|
|
|
};
|