2012-07-19 22:17:34 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2012 Red Hat Inc.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
* Authors: Ben Skeggs
|
|
|
|
*/
|
2015-01-14 05:27:54 +00:00
|
|
|
#include "priv.h"
|
2012-07-19 22:17:34 +00:00
|
|
|
|
2014-08-09 18:10:24 +00:00
|
|
|
#include <core/client.h>
|
2012-10-08 03:39:13 +00:00
|
|
|
#include <core/gpuobj.h>
|
|
|
|
#include <subdev/fb.h>
|
2012-07-19 22:17:34 +00:00
|
|
|
|
2015-01-14 05:27:54 +00:00
|
|
|
#include <nvif/class.h>
|
|
|
|
#include <nvif/unpack.h>
|
2012-07-19 22:17:34 +00:00
|
|
|
|
2015-08-20 04:54:07 +00:00
|
|
|
struct gf100_dmaobj {
|
2015-01-14 05:27:54 +00:00
|
|
|
struct nvkm_dmaobj base;
|
2014-08-09 18:10:24 +00:00
|
|
|
u32 flags0;
|
|
|
|
u32 flags5;
|
|
|
|
};
|
|
|
|
|
2012-10-08 03:39:13 +00:00
|
|
|
static int
|
2015-08-20 04:54:07 +00:00
|
|
|
gf100_dmaobj_bind(struct nvkm_dmaobj *obj, struct nvkm_object *parent,
|
2015-01-14 05:27:54 +00:00
|
|
|
struct nvkm_gpuobj **pgpuobj)
|
2012-10-08 03:39:13 +00:00
|
|
|
{
|
2015-08-20 04:54:07 +00:00
|
|
|
struct gf100_dmaobj *dmaobj = container_of(obj, typeof(*dmaobj), base);
|
2012-10-08 04:34:35 +00:00
|
|
|
int ret;
|
2012-10-08 03:39:13 +00:00
|
|
|
|
|
|
|
if (!nv_iclass(parent, NV_ENGCTX_CLASS)) {
|
|
|
|
switch (nv_mclass(parent->parent)) {
|
2014-08-09 18:10:27 +00:00
|
|
|
case GT214_DISP_CORE_CHANNEL_DMA:
|
|
|
|
case GT214_DISP_BASE_CHANNEL_DMA:
|
|
|
|
case GT214_DISP_OVERLAY_CHANNEL_DMA:
|
2012-08-14 04:11:49 +00:00
|
|
|
break;
|
2012-10-08 03:39:13 +00:00
|
|
|
default:
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
} else
|
|
|
|
return 0;
|
|
|
|
|
2015-01-14 05:27:54 +00:00
|
|
|
ret = nvkm_gpuobj_new(parent, parent, 24, 32, 0, pgpuobj);
|
2014-08-09 18:10:24 +00:00
|
|
|
if (ret == 0) {
|
2015-08-20 04:54:07 +00:00
|
|
|
nv_wo32(*pgpuobj, 0x00, dmaobj->flags0 | nv_mclass(dmaobj));
|
|
|
|
nv_wo32(*pgpuobj, 0x04, lower_32_bits(dmaobj->base.limit));
|
|
|
|
nv_wo32(*pgpuobj, 0x08, lower_32_bits(dmaobj->base.start));
|
|
|
|
nv_wo32(*pgpuobj, 0x0c, upper_32_bits(dmaobj->base.limit) << 24 |
|
|
|
|
upper_32_bits(dmaobj->base.start));
|
2014-08-09 18:10:24 +00:00
|
|
|
nv_wo32(*pgpuobj, 0x10, 0x00000000);
|
2015-08-20 04:54:07 +00:00
|
|
|
nv_wo32(*pgpuobj, 0x14, dmaobj->flags5);
|
2014-08-09 18:10:24 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
2015-01-14 05:27:54 +00:00
|
|
|
gf100_dmaobj_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
|
|
|
|
struct nvkm_oclass *oclass, void *data, u32 size,
|
|
|
|
struct nvkm_object **pobject)
|
2014-08-09 18:10:24 +00:00
|
|
|
{
|
2015-01-14 05:27:54 +00:00
|
|
|
struct nvkm_dmaeng *dmaeng = (void *)engine;
|
2014-08-09 18:10:24 +00:00
|
|
|
union {
|
2014-08-09 18:10:24 +00:00
|
|
|
struct gf100_dma_v0 v0;
|
2014-08-09 18:10:24 +00:00
|
|
|
} *args;
|
2015-08-20 04:54:07 +00:00
|
|
|
struct gf100_dmaobj *dmaobj;
|
2014-08-09 18:10:24 +00:00
|
|
|
u32 kind, user, unkn;
|
2014-08-09 18:10:24 +00:00
|
|
|
int ret;
|
|
|
|
|
2015-08-20 04:54:07 +00:00
|
|
|
ret = nvkm_dmaobj_create(parent, engine, oclass, &data, &size, &dmaobj);
|
|
|
|
*pobject = nv_object(dmaobj);
|
2014-08-09 18:10:24 +00:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
args = data;
|
|
|
|
|
2015-08-20 04:54:13 +00:00
|
|
|
nvif_ioctl(parent, "create gf100 dma size %d\n", size);
|
2014-08-09 18:10:24 +00:00
|
|
|
if (nvif_unpack(args->v0, 0, 0, false)) {
|
2015-08-20 04:54:13 +00:00
|
|
|
nvif_ioctl(parent,
|
|
|
|
"create gf100 dma vers %d priv %d kind %02x\n",
|
|
|
|
args->v0.version, args->v0.priv, args->v0.kind);
|
2014-08-09 18:10:24 +00:00
|
|
|
kind = args->v0.kind;
|
|
|
|
user = args->v0.priv;
|
|
|
|
unkn = 0;
|
|
|
|
} else
|
|
|
|
if (size == 0) {
|
2015-08-20 04:54:07 +00:00
|
|
|
if (dmaobj->base.target != NV_MEM_TARGET_VM) {
|
2014-08-09 18:10:24 +00:00
|
|
|
kind = GF100_DMA_V0_KIND_PITCH;
|
|
|
|
user = GF100_DMA_V0_PRIV_US;
|
|
|
|
unkn = 2;
|
2012-10-08 04:34:35 +00:00
|
|
|
} else {
|
2014-08-09 18:10:24 +00:00
|
|
|
kind = GF100_DMA_V0_KIND_VM;
|
|
|
|
user = GF100_DMA_V0_PRIV_VM;
|
|
|
|
unkn = 0;
|
2012-10-08 04:34:35 +00:00
|
|
|
}
|
2014-08-09 18:10:24 +00:00
|
|
|
} else
|
|
|
|
return ret;
|
2012-10-08 04:34:35 +00:00
|
|
|
|
2014-08-09 18:10:24 +00:00
|
|
|
if (user > 2)
|
|
|
|
return -EINVAL;
|
2015-08-20 04:54:07 +00:00
|
|
|
dmaobj->flags0 |= (kind << 22) | (user << 20);
|
|
|
|
dmaobj->flags5 |= (unkn << 16);
|
2012-10-08 04:34:35 +00:00
|
|
|
|
2015-08-20 04:54:07 +00:00
|
|
|
switch (dmaobj->base.target) {
|
2012-10-08 04:34:35 +00:00
|
|
|
case NV_MEM_TARGET_VM:
|
2015-08-20 04:54:07 +00:00
|
|
|
dmaobj->flags0 |= 0x00000000;
|
2012-10-08 04:34:35 +00:00
|
|
|
break;
|
|
|
|
case NV_MEM_TARGET_VRAM:
|
2015-08-20 04:54:07 +00:00
|
|
|
dmaobj->flags0 |= 0x00010000;
|
2012-10-08 04:34:35 +00:00
|
|
|
break;
|
|
|
|
case NV_MEM_TARGET_PCI:
|
2015-08-20 04:54:07 +00:00
|
|
|
dmaobj->flags0 |= 0x00020000;
|
2012-10-08 04:34:35 +00:00
|
|
|
break;
|
|
|
|
case NV_MEM_TARGET_PCI_NOSNOOP:
|
2015-08-20 04:54:07 +00:00
|
|
|
dmaobj->flags0 |= 0x00030000;
|
2012-10-08 04:34:35 +00:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2015-08-20 04:54:07 +00:00
|
|
|
switch (dmaobj->base.access) {
|
2012-10-08 04:34:35 +00:00
|
|
|
case NV_MEM_ACCESS_VM:
|
|
|
|
break;
|
|
|
|
case NV_MEM_ACCESS_RO:
|
2015-08-20 04:54:07 +00:00
|
|
|
dmaobj->flags0 |= 0x00040000;
|
2012-10-08 04:34:35 +00:00
|
|
|
break;
|
|
|
|
case NV_MEM_ACCESS_WO:
|
|
|
|
case NV_MEM_ACCESS_RW:
|
2015-08-20 04:54:07 +00:00
|
|
|
dmaobj->flags0 |= 0x00080000;
|
2012-10-08 04:34:35 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2015-08-20 04:54:07 +00:00
|
|
|
return dmaeng->bind(&dmaobj->base, nv_object(dmaobj), (void *)pobject);
|
2012-10-08 03:39:13 +00:00
|
|
|
}
|
|
|
|
|
2015-01-14 05:27:54 +00:00
|
|
|
static struct nvkm_ofuncs
|
|
|
|
gf100_dmaobj_ofuncs = {
|
|
|
|
.ctor = gf100_dmaobj_ctor,
|
2014-08-09 18:10:24 +00:00
|
|
|
.dtor = _nvkm_dmaobj_dtor,
|
|
|
|
.init = _nvkm_dmaobj_init,
|
|
|
|
.fini = _nvkm_dmaobj_fini,
|
|
|
|
};
|
|
|
|
|
2015-01-14 05:27:54 +00:00
|
|
|
static struct nvkm_oclass
|
|
|
|
gf100_dmaeng_sclass[] = {
|
|
|
|
{ NV_DMA_FROM_MEMORY, &gf100_dmaobj_ofuncs },
|
|
|
|
{ NV_DMA_TO_MEMORY, &gf100_dmaobj_ofuncs },
|
|
|
|
{ NV_DMA_IN_MEMORY, &gf100_dmaobj_ofuncs },
|
2014-08-09 18:10:24 +00:00
|
|
|
{}
|
|
|
|
};
|
|
|
|
|
2015-01-14 05:27:54 +00:00
|
|
|
struct nvkm_oclass *
|
|
|
|
gf100_dmaeng_oclass = &(struct nvkm_dmaeng_impl) {
|
2014-08-09 18:10:24 +00:00
|
|
|
.base.handle = NV_ENGINE(DMAOBJ, 0xc0),
|
2015-01-14 05:27:54 +00:00
|
|
|
.base.ofuncs = &(struct nvkm_ofuncs) {
|
2014-08-09 18:10:24 +00:00
|
|
|
.ctor = _nvkm_dmaeng_ctor,
|
|
|
|
.dtor = _nvkm_dmaeng_dtor,
|
|
|
|
.init = _nvkm_dmaeng_init,
|
|
|
|
.fini = _nvkm_dmaeng_fini,
|
2012-07-19 22:17:34 +00:00
|
|
|
},
|
2015-01-14 05:27:54 +00:00
|
|
|
.sclass = gf100_dmaeng_sclass,
|
|
|
|
.bind = gf100_dmaobj_bind,
|
2014-08-09 18:10:24 +00:00
|
|
|
}.base;
|