2019-10-25 16:37:22 +01:00
|
|
|
// SPDX-License-Identifier: MIT
|
|
|
|
|
/*
|
|
|
|
|
* Copyright © 2019 Intel Corporation
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
#include "i915_drv.h"
|
2022-01-27 15:43:34 -08:00
|
|
|
#include "i915_reg.h"
|
2019-10-25 16:37:22 +01:00
|
|
|
#include "intel_memory_region.h"
|
2021-06-02 10:38:08 +02:00
|
|
|
#include "intel_region_lmem.h"
|
|
|
|
|
#include "intel_region_ttm.h"
|
2019-10-25 16:37:22 +01:00
|
|
|
#include "gem/i915_gem_lmem.h"
|
|
|
|
|
#include "gem/i915_gem_region.h"
|
2021-06-10 09:01:49 +02:00
|
|
|
#include "gem/i915_gem_ttm.h"
|
2021-07-29 09:59:51 -07:00
|
|
|
#include "gt/intel_gt.h"
|
2022-06-14 17:10:18 -07:00
|
|
|
#include "gt/intel_gt_mcr.h"
|
Merge tag 'drm-intel-gt-next-2022-02-17' of git://anongit.freedesktop.org/drm/drm-intel into drm-intel-next
UAPI Changes:
- Weak parallel submission support for execlists
Minimal implementation of the parallel submission support for
execlists backend that was previously only implemented for GuC.
Support one sibling non-virtual engine.
Core Changes:
- Two backmerges of drm/drm-next for header file renames/changes and
i915_regs reorganization
Driver Changes:
- Add new DG2 subplatform: DG2-G12 (Matt R)
- Add new DG2 workarounds (Matt R, Ram, Bruce)
- Handle pre-programmed WOPCM registers for DG2+ (Daniele)
- Update guc shim control programming on XeHP SDV+ (Daniele)
- Add RPL-S C0/D0 stepping information (Anusha)
- Improve GuC ADS initialization to work on ARM64 on dGFX (Lucas)
- Fix KMD and GuC race on accessing PMU busyness (Umesh)
- Use PM timestamp instead of RING TIMESTAMP for reference in PMU with GuC (Umesh)
- Report error on invalid reset notification from GuC (John)
- Avoid WARN splat by holding RPM wakelock during PXP unbind (Juston)
- Fixes to parallel submission implementation (Matt B.)
- Improve GuC loading status check/error reports (John)
- Tweak TTM LRU priority hint selection (Matt A.)
- Align the plane_vma to min_page_size of stolen mem (Ram)
- Introduce vma resources and implement async unbinding (Thomas)
- Use struct vma_resource instead of struct vma_snapshot (Thomas)
- Return some TTM accel move errors instead of trying memcpy move (Thomas)
- Fix a race between vma / object destruction and unbinding (Thomas)
- Remove short-term pins from execbuf (Maarten)
- Update to GuC version 69.0.3 (John, Michal Wa.)
- Improvements to GT reset paths in GuC backend (Matt B.)
- Use shrinker_release_pages instead of writeback in shmem object hooks (Matt A., Tvrtko)
- Use trylock instead of blocking lock when freeing GEM objects (Maarten)
- Allocate intel_engine_coredump_alloc with ALLOW_FAIL (Matt B.)
- Fixes to object unmapping and purging (Matt A)
- Check for wedged device in GuC backend (John)
- Avoid lockdep splat by locking dpt_obj around set_cache_level (Maarten)
- Allow dead vm to unbind vma's without lock (Maarten)
- s/engine->i915/i915/ for DG2 engine workarounds (Matt R)
- Use to_gt() helper for GGTT accesses (Michal Wi.)
- Selftest improvements (Matt B., Thomas, Ram)
- Coding style and compiler warning fixes (Matt B., Jasmine, Andi, Colin, Gustavo, Dan)
From: Joonas Lahtinen <joonas.lahtinen@linux.intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/Yg4i2aCZvvee5Eai@jlahtine-mobl.ger.corp.intel.com
Signed-off-by: Rodrigo Vivi <rodrigo.vivi@intel.com>
[Fixed conflicts while applying, using the fixups/drm-intel-gt-next.patch
from drm-rerere's 1f2b1742abdd ("2022y-02m-23d-16h-07m-57s UTC: drm-tip
rerere cache update")]
2022-02-23 14:19:43 -05:00
|
|
|
#include "gt/intel_gt_regs.h"
|
2019-10-25 16:37:22 +01:00
|
|
|
|
2022-07-13 18:32:08 +05:30
|
|
|
static void _release_bars(struct pci_dev *pdev)
|
|
|
|
|
{
|
|
|
|
|
int resno;
|
|
|
|
|
|
|
|
|
|
for (resno = PCI_STD_RESOURCES; resno < PCI_STD_RESOURCE_END; resno++) {
|
|
|
|
|
if (pci_resource_len(pdev, resno))
|
|
|
|
|
pci_release_resource(pdev, resno);
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
|
|
|
|
_resize_bar(struct drm_i915_private *i915, int resno, resource_size_t size)
|
|
|
|
|
{
|
|
|
|
|
struct pci_dev *pdev = to_pci_dev(i915->drm.dev);
|
|
|
|
|
int bar_size = pci_rebar_bytes_to_size(size);
|
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
|
|
_release_bars(pdev);
|
|
|
|
|
|
|
|
|
|
ret = pci_resize_resource(pdev, resno, bar_size);
|
|
|
|
|
if (ret) {
|
|
|
|
|
drm_info(&i915->drm, "Failed to resize BAR%d to %dM (%pe)\n",
|
|
|
|
|
resno, 1 << bar_size, ERR_PTR(ret));
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
drm_info(&i915->drm, "BAR%d resized to %dM\n", resno, 1 << bar_size);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
#define LMEM_BAR_NUM 2
|
|
|
|
|
static void i915_resize_lmem_bar(struct drm_i915_private *i915, resource_size_t lmem_size)
|
|
|
|
|
{
|
|
|
|
|
struct pci_dev *pdev = to_pci_dev(i915->drm.dev);
|
|
|
|
|
struct pci_bus *root = pdev->bus;
|
|
|
|
|
struct resource *root_res;
|
|
|
|
|
resource_size_t rebar_size;
|
2022-07-13 18:32:09 +05:30
|
|
|
resource_size_t current_size;
|
2022-07-13 18:32:08 +05:30
|
|
|
u32 pci_cmd;
|
|
|
|
|
int i;
|
|
|
|
|
|
2022-07-13 18:32:09 +05:30
|
|
|
current_size = roundup_pow_of_two(pci_resource_len(pdev, LMEM_BAR_NUM));
|
2022-07-13 18:32:08 +05:30
|
|
|
|
2022-07-13 18:32:09 +05:30
|
|
|
if (i915->params.lmem_bar_size) {
|
|
|
|
|
u32 bar_sizes;
|
|
|
|
|
|
|
|
|
|
rebar_size = i915->params.lmem_bar_size *
|
|
|
|
|
(resource_size_t)SZ_1M;
|
|
|
|
|
bar_sizes = pci_rebar_get_possible_sizes(pdev,
|
|
|
|
|
LMEM_BAR_NUM);
|
|
|
|
|
|
|
|
|
|
if (rebar_size == current_size)
|
|
|
|
|
return;
|
|
|
|
|
|
|
|
|
|
if (!(bar_sizes & BIT(pci_rebar_bytes_to_size(rebar_size))) ||
|
|
|
|
|
rebar_size >= roundup_pow_of_two(lmem_size)) {
|
|
|
|
|
rebar_size = lmem_size;
|
|
|
|
|
|
|
|
|
|
drm_info(&i915->drm,
|
|
|
|
|
"Given bar size is not within supported size, setting it to default: %llu\n",
|
|
|
|
|
(u64)lmem_size >> 20);
|
|
|
|
|
}
|
|
|
|
|
} else {
|
|
|
|
|
rebar_size = current_size;
|
|
|
|
|
|
|
|
|
|
if (rebar_size != roundup_pow_of_two(lmem_size))
|
|
|
|
|
rebar_size = lmem_size;
|
|
|
|
|
else
|
|
|
|
|
return;
|
|
|
|
|
}
|
2022-07-13 18:32:08 +05:30
|
|
|
|
|
|
|
|
/* Find out if root bus contains 64bit memory addressing */
|
|
|
|
|
while (root->parent)
|
|
|
|
|
root = root->parent;
|
|
|
|
|
|
|
|
|
|
pci_bus_for_each_resource(root, root_res, i) {
|
|
|
|
|
if (root_res && root_res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
|
|
|
|
|
root_res->start > 0x100000000ull)
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* pci_resize_resource will fail anyways */
|
|
|
|
|
if (!root_res) {
|
|
|
|
|
drm_info(&i915->drm, "Can't resize LMEM BAR - platform support is missing\n");
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* First disable PCI memory decoding references */
|
|
|
|
|
pci_read_config_dword(pdev, PCI_COMMAND, &pci_cmd);
|
|
|
|
|
pci_write_config_dword(pdev, PCI_COMMAND,
|
|
|
|
|
pci_cmd & ~PCI_COMMAND_MEMORY);
|
|
|
|
|
|
|
|
|
|
_resize_bar(i915, LMEM_BAR_NUM, rebar_size);
|
|
|
|
|
|
|
|
|
|
pci_assign_unassigned_bus_resources(pdev->bus);
|
|
|
|
|
pci_write_config_dword(pdev, PCI_COMMAND, pci_cmd);
|
|
|
|
|
}
|
|
|
|
|
|
2021-11-22 22:45:51 +01:00
|
|
|
static int
|
2019-10-25 16:37:23 +01:00
|
|
|
region_lmem_release(struct intel_memory_region *mem)
|
|
|
|
|
{
|
2021-11-22 22:45:51 +01:00
|
|
|
int ret;
|
|
|
|
|
|
|
|
|
|
ret = intel_region_ttm_fini(mem);
|
2019-10-25 16:37:23 +01:00
|
|
|
io_mapping_fini(&mem->iomap);
|
2021-11-22 22:45:51 +01:00
|
|
|
|
|
|
|
|
return ret;
|
2019-10-25 16:37:23 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static int
|
|
|
|
|
region_lmem_init(struct intel_memory_region *mem)
|
|
|
|
|
{
|
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
|
|
if (!io_mapping_init_wc(&mem->iomap,
|
|
|
|
|
mem->io_start,
|
2022-02-25 14:54:56 +00:00
|
|
|
mem->io_size))
|
2022-02-17 09:56:34 -08:00
|
|
|
return -EIO;
|
2019-10-25 16:37:23 +01:00
|
|
|
|
2021-06-02 10:38:08 +02:00
|
|
|
ret = intel_region_ttm_init(mem);
|
2019-10-25 16:37:23 +01:00
|
|
|
if (ret)
|
2021-06-02 10:38:08 +02:00
|
|
|
goto out_no_buddy;
|
|
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
|
|
out_no_buddy:
|
|
|
|
|
io_mapping_fini(&mem->iomap);
|
2019-10-25 16:37:23 +01:00
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
|
}
|
|
|
|
|
|
2021-01-12 19:22:46 +02:00
|
|
|
static const struct intel_memory_region_ops intel_region_lmem_ops = {
|
2019-10-25 16:37:23 +01:00
|
|
|
.init = region_lmem_init,
|
|
|
|
|
.release = region_lmem_release,
|
2021-06-10 09:01:49 +02:00
|
|
|
.init_object = __i915_gem_ttm_object_init,
|
2019-10-25 16:37:22 +01:00
|
|
|
};
|
2019-10-30 17:33:20 +00:00
|
|
|
|
2021-01-27 13:14:14 +00:00
|
|
|
static bool get_legacy_lowmem_region(struct intel_uncore *uncore,
|
|
|
|
|
u64 *start, u32 *size)
|
|
|
|
|
{
|
2021-10-19 17:23:53 -07:00
|
|
|
if (!IS_DG1_GRAPHICS_STEP(uncore->i915, STEP_A0, STEP_C0))
|
2021-01-27 13:14:14 +00:00
|
|
|
return false;
|
|
|
|
|
|
|
|
|
|
*start = 0;
|
|
|
|
|
*size = SZ_1M;
|
|
|
|
|
|
|
|
|
|
drm_dbg(&uncore->i915->drm, "LMEM: reserved legacy low-memory [0x%llx-0x%llx]\n",
|
|
|
|
|
*start, *start + *size);
|
|
|
|
|
|
|
|
|
|
return true;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static int reserve_lowmem_region(struct intel_uncore *uncore,
|
|
|
|
|
struct intel_memory_region *mem)
|
|
|
|
|
{
|
|
|
|
|
u64 reserve_start;
|
|
|
|
|
u32 reserve_size;
|
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
|
|
if (!get_legacy_lowmem_region(uncore, &reserve_start, &reserve_size))
|
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
|
|
ret = intel_memory_region_reserve(mem, reserve_start, reserve_size);
|
|
|
|
|
if (ret)
|
|
|
|
|
drm_err(&uncore->i915->drm, "LMEM: reserving low memory region failed\n");
|
|
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
|
}
|
|
|
|
|
|
2021-01-27 13:14:11 +00:00
|
|
|
static struct intel_memory_region *setup_lmem(struct intel_gt *gt)
|
|
|
|
|
{
|
|
|
|
|
struct drm_i915_private *i915 = gt->i915;
|
2021-01-27 13:14:12 +00:00
|
|
|
struct intel_uncore *uncore = gt->uncore;
|
2021-04-29 12:50:58 +02:00
|
|
|
struct pci_dev *pdev = to_pci_dev(i915->drm.dev);
|
2021-01-27 13:14:11 +00:00
|
|
|
struct intel_memory_region *mem;
|
2021-12-08 21:18:54 +05:30
|
|
|
resource_size_t min_page_size;
|
2021-01-27 13:14:11 +00:00
|
|
|
resource_size_t io_start;
|
2022-03-15 18:14:19 +00:00
|
|
|
resource_size_t io_size;
|
2021-01-27 13:14:12 +00:00
|
|
|
resource_size_t lmem_size;
|
2021-01-27 13:14:14 +00:00
|
|
|
int err;
|
2021-01-27 13:14:11 +00:00
|
|
|
|
|
|
|
|
if (!IS_DGFX(i915))
|
|
|
|
|
return ERR_PTR(-ENODEV);
|
|
|
|
|
|
2022-02-19 00:17:51 +05:30
|
|
|
if (HAS_FLAT_CCS(i915)) {
|
2022-05-11 17:37:45 +02:00
|
|
|
resource_size_t lmem_range;
|
2022-02-19 00:17:51 +05:30
|
|
|
u64 tile_stolen, flat_ccs_base;
|
|
|
|
|
|
2022-06-24 14:03:28 -07:00
|
|
|
lmem_range = intel_gt_mcr_read_any(&i915->gt0, XEHP_TILE0_ADDR_RANGE) & 0xFFFF;
|
|
|
|
|
lmem_size = lmem_range >> XEHP_TILE_LMEM_RANGE_SHIFT;
|
2022-05-11 17:37:45 +02:00
|
|
|
lmem_size *= SZ_1G;
|
|
|
|
|
|
2022-06-24 14:03:28 -07:00
|
|
|
flat_ccs_base = intel_gt_mcr_read_any(gt, XEHP_FLAT_CCS_BASE_ADDR);
|
|
|
|
|
flat_ccs_base = (flat_ccs_base >> XEHP_CCS_BASE_SHIFT) * SZ_64K;
|
2022-02-19 00:17:51 +05:30
|
|
|
|
|
|
|
|
if (GEM_WARN_ON(lmem_size < flat_ccs_base))
|
2022-05-11 17:37:44 +02:00
|
|
|
return ERR_PTR(-EIO);
|
2022-02-19 00:17:51 +05:30
|
|
|
|
|
|
|
|
tile_stolen = lmem_size - flat_ccs_base;
|
|
|
|
|
|
|
|
|
|
/* If the FLAT_CCS_BASE_ADDR register is not populated, flag an error */
|
|
|
|
|
if (tile_stolen == lmem_size)
|
|
|
|
|
drm_err(&i915->drm,
|
|
|
|
|
"CCS_BASE_ADDR register did not have expected value\n");
|
|
|
|
|
|
|
|
|
|
lmem_size -= tile_stolen;
|
|
|
|
|
} else {
|
|
|
|
|
/* Stolen starts from GSMBASE without CCS */
|
|
|
|
|
lmem_size = intel_uncore_read64(&i915->uncore, GEN12_GSMBASE);
|
|
|
|
|
}
|
|
|
|
|
|
2022-07-13 18:32:08 +05:30
|
|
|
i915_resize_lmem_bar(i915, lmem_size);
|
|
|
|
|
|
2022-03-24 14:31:23 +00:00
|
|
|
if (i915->params.lmem_size > 0) {
|
|
|
|
|
lmem_size = min_t(resource_size_t, lmem_size,
|
|
|
|
|
mul_u32_u32(i915->params.lmem_size, SZ_1M));
|
|
|
|
|
}
|
2021-01-27 13:14:12 +00:00
|
|
|
|
2021-01-27 13:14:11 +00:00
|
|
|
io_start = pci_resource_start(pdev, 2);
|
2022-03-15 18:14:19 +00:00
|
|
|
io_size = min(pci_resource_len(pdev, 2), lmem_size);
|
|
|
|
|
if (!io_size)
|
2022-05-11 17:37:44 +02:00
|
|
|
return ERR_PTR(-EIO);
|
2021-01-27 13:14:11 +00:00
|
|
|
|
2021-12-08 21:18:54 +05:30
|
|
|
min_page_size = HAS_64K_PAGES(i915) ? I915_GTT_PAGE_SIZE_64K :
|
|
|
|
|
I915_GTT_PAGE_SIZE_4K;
|
2021-01-27 13:14:11 +00:00
|
|
|
mem = intel_memory_region_create(i915,
|
|
|
|
|
0,
|
2021-01-27 13:14:12 +00:00
|
|
|
lmem_size,
|
2021-12-08 21:18:54 +05:30
|
|
|
min_page_size,
|
2021-01-27 13:14:11 +00:00
|
|
|
io_start,
|
2022-03-15 18:14:19 +00:00
|
|
|
io_size,
|
2021-06-02 10:38:08 +02:00
|
|
|
INTEL_MEMORY_LOCAL,
|
|
|
|
|
0,
|
2021-01-27 13:14:11 +00:00
|
|
|
&intel_region_lmem_ops);
|
|
|
|
|
if (IS_ERR(mem))
|
|
|
|
|
return mem;
|
|
|
|
|
|
2021-01-27 13:14:14 +00:00
|
|
|
err = reserve_lowmem_region(uncore, mem);
|
|
|
|
|
if (err)
|
|
|
|
|
goto err_region_put;
|
|
|
|
|
|
2021-01-27 13:14:11 +00:00
|
|
|
drm_dbg(&i915->drm, "Local memory: %pR\n", &mem->region);
|
|
|
|
|
drm_dbg(&i915->drm, "Local memory IO start: %pa\n",
|
|
|
|
|
&mem->io_start);
|
2022-02-25 14:54:56 +00:00
|
|
|
drm_info(&i915->drm, "Local memory IO size: %pa\n",
|
|
|
|
|
&mem->io_size);
|
2021-01-27 13:14:12 +00:00
|
|
|
drm_info(&i915->drm, "Local memory available: %pa\n",
|
|
|
|
|
&lmem_size);
|
2021-01-27 13:14:11 +00:00
|
|
|
|
2022-06-29 18:43:50 +01:00
|
|
|
if (io_size < lmem_size)
|
|
|
|
|
drm_info(&i915->drm, "Using a reduced BAR size of %lluMiB. Consider enabling 'Resizable BAR' or similar, if available in the BIOS.\n",
|
|
|
|
|
(u64)io_size >> 20);
|
|
|
|
|
|
2021-01-27 13:14:11 +00:00
|
|
|
return mem;
|
2021-01-27 13:14:14 +00:00
|
|
|
|
|
|
|
|
err_region_put:
|
2021-11-22 22:45:51 +01:00
|
|
|
intel_memory_region_destroy(mem);
|
2021-01-27 13:14:14 +00:00
|
|
|
return ERR_PTR(err);
|
2021-01-27 13:14:11 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
struct intel_memory_region *intel_gt_setup_lmem(struct intel_gt *gt)
|
|
|
|
|
{
|
|
|
|
|
return setup_lmem(gt);
|
|
|
|
|
}
|