2006-06-28 11:26:47 +00:00
|
|
|
/*
|
|
|
|
* A SPI driver for the Ricoh RS5C348 RTC
|
|
|
|
*
|
|
|
|
* Copyright (C) 2006 Atsushi Nemoto <anemo@mba.ocn.ne.jp>
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* The board specific init code should provide characteristics of this
|
|
|
|
* device:
|
|
|
|
* Mode 1 (High-Active, Shift-Then-Sample), High Avtive CS
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/bcd.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/device.h>
|
|
|
|
#include <linux/errno.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/string.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 08:04:11 +00:00
|
|
|
#include <linux/slab.h>
|
2006-06-28 11:26:47 +00:00
|
|
|
#include <linux/rtc.h>
|
|
|
|
#include <linux/workqueue.h>
|
|
|
|
#include <linux/spi/spi.h>
|
2011-05-27 13:57:25 +00:00
|
|
|
#include <linux/module.h>
|
2006-06-28 11:26:47 +00:00
|
|
|
|
|
|
|
#define RS5C348_REG_SECS 0
|
|
|
|
#define RS5C348_REG_MINS 1
|
|
|
|
#define RS5C348_REG_HOURS 2
|
|
|
|
#define RS5C348_REG_WDAY 3
|
|
|
|
#define RS5C348_REG_DAY 4
|
|
|
|
#define RS5C348_REG_MONTH 5
|
|
|
|
#define RS5C348_REG_YEAR 6
|
|
|
|
#define RS5C348_REG_CTL1 14
|
|
|
|
#define RS5C348_REG_CTL2 15
|
|
|
|
|
|
|
|
#define RS5C348_SECS_MASK 0x7f
|
|
|
|
#define RS5C348_MINS_MASK 0x7f
|
|
|
|
#define RS5C348_HOURS_MASK 0x3f
|
|
|
|
#define RS5C348_WDAY_MASK 0x03
|
|
|
|
#define RS5C348_DAY_MASK 0x3f
|
|
|
|
#define RS5C348_MONTH_MASK 0x1f
|
|
|
|
|
|
|
|
#define RS5C348_BIT_PM 0x20 /* REG_HOURS */
|
|
|
|
#define RS5C348_BIT_Y2K 0x80 /* REG_MONTH */
|
|
|
|
#define RS5C348_BIT_24H 0x20 /* REG_CTL1 */
|
|
|
|
#define RS5C348_BIT_XSTP 0x10 /* REG_CTL2 */
|
|
|
|
#define RS5C348_BIT_VDET 0x40 /* REG_CTL2 */
|
|
|
|
|
|
|
|
#define RS5C348_CMD_W(addr) (((addr) << 4) | 0x08) /* single write */
|
|
|
|
#define RS5C348_CMD_R(addr) (((addr) << 4) | 0x0c) /* single read */
|
|
|
|
#define RS5C348_CMD_MW(addr) (((addr) << 4) | 0x00) /* burst write */
|
|
|
|
#define RS5C348_CMD_MR(addr) (((addr) << 4) | 0x04) /* burst read */
|
|
|
|
|
|
|
|
struct rs5c348_plat_data {
|
|
|
|
struct rtc_device *rtc;
|
|
|
|
int rtc_24h;
|
|
|
|
};
|
|
|
|
|
|
|
|
static int
|
|
|
|
rs5c348_rtc_set_time(struct device *dev, struct rtc_time *tm)
|
|
|
|
{
|
|
|
|
struct spi_device *spi = to_spi_device(dev);
|
2013-11-12 23:10:51 +00:00
|
|
|
struct rs5c348_plat_data *pdata = dev_get_platdata(&spi->dev);
|
2006-06-28 11:26:47 +00:00
|
|
|
u8 txbuf[5+7], *txp;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
/* Transfer 5 bytes before writing SEC. This gives 31us for carry. */
|
|
|
|
txp = txbuf;
|
|
|
|
txbuf[0] = RS5C348_CMD_R(RS5C348_REG_CTL2); /* cmd, ctl2 */
|
|
|
|
txbuf[1] = 0; /* dummy */
|
|
|
|
txbuf[2] = RS5C348_CMD_R(RS5C348_REG_CTL2); /* cmd, ctl2 */
|
|
|
|
txbuf[3] = 0; /* dummy */
|
|
|
|
txbuf[4] = RS5C348_CMD_MW(RS5C348_REG_SECS); /* cmd, sec, ... */
|
|
|
|
txp = &txbuf[5];
|
2008-10-19 03:28:41 +00:00
|
|
|
txp[RS5C348_REG_SECS] = bin2bcd(tm->tm_sec);
|
|
|
|
txp[RS5C348_REG_MINS] = bin2bcd(tm->tm_min);
|
2006-06-28 11:26:47 +00:00
|
|
|
if (pdata->rtc_24h) {
|
2008-10-19 03:28:41 +00:00
|
|
|
txp[RS5C348_REG_HOURS] = bin2bcd(tm->tm_hour);
|
2006-06-28 11:26:47 +00:00
|
|
|
} else {
|
|
|
|
/* hour 0 is AM12, noon is PM12 */
|
2008-10-19 03:28:41 +00:00
|
|
|
txp[RS5C348_REG_HOURS] = bin2bcd((tm->tm_hour + 11) % 12 + 1) |
|
2006-06-28 11:26:47 +00:00
|
|
|
(tm->tm_hour >= 12 ? RS5C348_BIT_PM : 0);
|
|
|
|
}
|
2008-10-19 03:28:41 +00:00
|
|
|
txp[RS5C348_REG_WDAY] = bin2bcd(tm->tm_wday);
|
|
|
|
txp[RS5C348_REG_DAY] = bin2bcd(tm->tm_mday);
|
|
|
|
txp[RS5C348_REG_MONTH] = bin2bcd(tm->tm_mon + 1) |
|
2006-06-28 11:26:47 +00:00
|
|
|
(tm->tm_year >= 100 ? RS5C348_BIT_Y2K : 0);
|
2008-10-19 03:28:41 +00:00
|
|
|
txp[RS5C348_REG_YEAR] = bin2bcd(tm->tm_year % 100);
|
2006-06-28 11:26:47 +00:00
|
|
|
/* write in one transfer to avoid data inconsistency */
|
|
|
|
ret = spi_write_then_read(spi, txbuf, sizeof(txbuf), NULL, 0);
|
|
|
|
udelay(62); /* Tcsr 62us */
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
rs5c348_rtc_read_time(struct device *dev, struct rtc_time *tm)
|
|
|
|
{
|
|
|
|
struct spi_device *spi = to_spi_device(dev);
|
2013-11-12 23:10:51 +00:00
|
|
|
struct rs5c348_plat_data *pdata = dev_get_platdata(&spi->dev);
|
2006-06-28 11:26:47 +00:00
|
|
|
u8 txbuf[5], rxbuf[7];
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
/* Transfer 5 byte befores reading SEC. This gives 31us for carry. */
|
|
|
|
txbuf[0] = RS5C348_CMD_R(RS5C348_REG_CTL2); /* cmd, ctl2 */
|
|
|
|
txbuf[1] = 0; /* dummy */
|
|
|
|
txbuf[2] = RS5C348_CMD_R(RS5C348_REG_CTL2); /* cmd, ctl2 */
|
|
|
|
txbuf[3] = 0; /* dummy */
|
|
|
|
txbuf[4] = RS5C348_CMD_MR(RS5C348_REG_SECS); /* cmd, sec, ... */
|
|
|
|
|
|
|
|
/* read in one transfer to avoid data inconsistency */
|
|
|
|
ret = spi_write_then_read(spi, txbuf, sizeof(txbuf),
|
|
|
|
rxbuf, sizeof(rxbuf));
|
|
|
|
udelay(62); /* Tcsr 62us */
|
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
|
2008-10-19 03:28:41 +00:00
|
|
|
tm->tm_sec = bcd2bin(rxbuf[RS5C348_REG_SECS] & RS5C348_SECS_MASK);
|
|
|
|
tm->tm_min = bcd2bin(rxbuf[RS5C348_REG_MINS] & RS5C348_MINS_MASK);
|
|
|
|
tm->tm_hour = bcd2bin(rxbuf[RS5C348_REG_HOURS] & RS5C348_HOURS_MASK);
|
2006-06-28 11:26:47 +00:00
|
|
|
if (!pdata->rtc_24h) {
|
2012-08-21 23:16:10 +00:00
|
|
|
if (rxbuf[RS5C348_REG_HOURS] & RS5C348_BIT_PM) {
|
|
|
|
tm->tm_hour -= 20;
|
|
|
|
tm->tm_hour %= 12;
|
2006-06-28 11:26:47 +00:00
|
|
|
tm->tm_hour += 12;
|
2012-08-21 23:16:10 +00:00
|
|
|
} else
|
|
|
|
tm->tm_hour %= 12;
|
2006-06-28 11:26:47 +00:00
|
|
|
}
|
2008-10-19 03:28:41 +00:00
|
|
|
tm->tm_wday = bcd2bin(rxbuf[RS5C348_REG_WDAY] & RS5C348_WDAY_MASK);
|
|
|
|
tm->tm_mday = bcd2bin(rxbuf[RS5C348_REG_DAY] & RS5C348_DAY_MASK);
|
2006-06-28 11:26:47 +00:00
|
|
|
tm->tm_mon =
|
2008-10-19 03:28:41 +00:00
|
|
|
bcd2bin(rxbuf[RS5C348_REG_MONTH] & RS5C348_MONTH_MASK) - 1;
|
2006-06-28 11:26:47 +00:00
|
|
|
/* year is 1900 + tm->tm_year */
|
2008-10-19 03:28:41 +00:00
|
|
|
tm->tm_year = bcd2bin(rxbuf[RS5C348_REG_YEAR]) +
|
2006-06-28 11:26:47 +00:00
|
|
|
((rxbuf[RS5C348_REG_MONTH] & RS5C348_BIT_Y2K) ? 100 : 0);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2006-10-01 06:28:17 +00:00
|
|
|
static const struct rtc_class_ops rs5c348_rtc_ops = {
|
2006-06-28 11:26:47 +00:00
|
|
|
.read_time = rs5c348_rtc_read_time,
|
|
|
|
.set_time = rs5c348_rtc_set_time,
|
|
|
|
};
|
|
|
|
|
2012-12-21 21:09:38 +00:00
|
|
|
static int rs5c348_probe(struct spi_device *spi)
|
2006-06-28 11:26:47 +00:00
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
struct rtc_device *rtc;
|
|
|
|
struct rs5c348_plat_data *pdata;
|
|
|
|
|
2013-04-29 23:20:52 +00:00
|
|
|
pdata = devm_kzalloc(&spi->dev, sizeof(struct rs5c348_plat_data),
|
|
|
|
GFP_KERNEL);
|
2006-06-28 11:26:47 +00:00
|
|
|
if (!pdata)
|
|
|
|
return -ENOMEM;
|
|
|
|
spi->dev.platform_data = pdata;
|
|
|
|
|
|
|
|
/* Check D7 of SECOND register */
|
|
|
|
ret = spi_w8r8(spi, RS5C348_CMD_R(RS5C348_REG_SECS));
|
|
|
|
if (ret < 0 || (ret & 0x80)) {
|
|
|
|
dev_err(&spi->dev, "not found.\n");
|
2018-09-24 15:05:07 +00:00
|
|
|
return ret;
|
2006-06-28 11:26:47 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
dev_info(&spi->dev, "spiclk %u KHz.\n",
|
|
|
|
(spi->max_speed_hz + 500) / 1000);
|
|
|
|
|
|
|
|
/* turn RTC on if it was not on */
|
|
|
|
ret = spi_w8r8(spi, RS5C348_CMD_R(RS5C348_REG_CTL2));
|
|
|
|
if (ret < 0)
|
2018-09-24 15:05:07 +00:00
|
|
|
return ret;
|
2006-06-28 11:26:47 +00:00
|
|
|
if (ret & (RS5C348_BIT_XSTP | RS5C348_BIT_VDET)) {
|
|
|
|
u8 buf[2];
|
2006-09-29 09:01:37 +00:00
|
|
|
struct rtc_time tm;
|
2006-06-28 11:26:47 +00:00
|
|
|
if (ret & RS5C348_BIT_VDET)
|
|
|
|
dev_warn(&spi->dev, "voltage-low detected.\n");
|
2006-09-29 09:01:37 +00:00
|
|
|
if (ret & RS5C348_BIT_XSTP)
|
|
|
|
dev_warn(&spi->dev, "oscillator-stop detected.\n");
|
|
|
|
rtc_time_to_tm(0, &tm); /* 1970/1/1 */
|
|
|
|
ret = rs5c348_rtc_set_time(&spi->dev, &tm);
|
|
|
|
if (ret < 0)
|
2018-09-24 15:05:07 +00:00
|
|
|
return ret;
|
2006-06-28 11:26:47 +00:00
|
|
|
buf[0] = RS5C348_CMD_W(RS5C348_REG_CTL2);
|
|
|
|
buf[1] = 0;
|
|
|
|
ret = spi_write_then_read(spi, buf, sizeof(buf), NULL, 0);
|
|
|
|
if (ret < 0)
|
2018-09-24 15:05:07 +00:00
|
|
|
return ret;
|
2006-06-28 11:26:47 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
ret = spi_w8r8(spi, RS5C348_CMD_R(RS5C348_REG_CTL1));
|
|
|
|
if (ret < 0)
|
2018-09-24 15:05:07 +00:00
|
|
|
return ret;
|
2006-06-28 11:26:47 +00:00
|
|
|
if (ret & RS5C348_BIT_24H)
|
|
|
|
pdata->rtc_24h = 1;
|
|
|
|
|
2018-09-24 15:05:08 +00:00
|
|
|
rtc = devm_rtc_allocate_device(&spi->dev);
|
2018-09-24 15:05:07 +00:00
|
|
|
if (IS_ERR(rtc))
|
|
|
|
return PTR_ERR(rtc);
|
2006-06-28 11:26:47 +00:00
|
|
|
|
|
|
|
pdata->rtc = rtc;
|
|
|
|
|
2018-09-24 15:05:08 +00:00
|
|
|
rtc->ops = &rs5c348_rtc_ops;
|
|
|
|
|
|
|
|
return rtc_register_device(rtc);
|
2006-06-28 11:26:47 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static struct spi_driver rs5c348_driver = {
|
|
|
|
.driver = {
|
2007-08-19 13:32:10 +00:00
|
|
|
.name = "rtc-rs5c348",
|
2006-06-28 11:26:47 +00:00
|
|
|
},
|
|
|
|
.probe = rs5c348_probe,
|
|
|
|
};
|
|
|
|
|
2012-03-23 22:02:30 +00:00
|
|
|
module_spi_driver(rs5c348_driver);
|
2006-06-28 11:26:47 +00:00
|
|
|
|
|
|
|
MODULE_AUTHOR("Atsushi Nemoto <anemo@mba.ocn.ne.jp>");
|
|
|
|
MODULE_DESCRIPTION("Ricoh RS5C348 RTC driver");
|
|
|
|
MODULE_LICENSE("GPL");
|
2009-09-22 23:46:08 +00:00
|
|
|
MODULE_ALIAS("spi:rtc-rs5c348");
|