mirror of
https://github.com/torvalds/linux.git
synced 2024-11-15 16:41:58 +00:00
8fd145917f
According to ACPI 3.0, FADT.flags.RESET_REG_SUP indicates whether the ACPI reboot mechanism is supported. However, some boxes have this bit clear, have a valid ACPI_RESET_REG & RESET_VALUE, and ACPI reboot is the only mechanism that works for them after S3. This suggests that other operating systems may not be checking the RESET_REG_SUP bit, and are using other means to decide whether to use the ACPI reboot mechanism or not. Here we stop checking RESET_REG_SUP. Instead, When acpi reboot is requested, only the reset_register is checked. If the following conditions are met, it indicates that the reset register is supported. a. reset_register is not zero b. the access width is eight c. the bit_offset is zero http://bugzilla.kernel.org/show_bug.cgi?id=7299 http://bugzilla.kernel.org/show_bug.cgi?id=1148 Signed-off-by: Zhao Yakui <yakui.zhao@intel.com> Signed-off-by: Len Brown <len.brown@intel.com>
70 lines
2.0 KiB
C
70 lines
2.0 KiB
C
|
|
#include <linux/pci.h>
|
|
#include <linux/acpi.h>
|
|
#include <acpi/reboot.h>
|
|
|
|
void acpi_reboot(void)
|
|
{
|
|
struct acpi_generic_address *rr;
|
|
struct pci_bus *bus0;
|
|
u8 reset_value;
|
|
unsigned int devfn;
|
|
|
|
if (acpi_disabled)
|
|
return;
|
|
|
|
rr = &acpi_gbl_FADT.reset_register;
|
|
|
|
/*
|
|
* Is the ACPI reset register supported?
|
|
*
|
|
* According to ACPI 3.0, FADT.flags.RESET_REG_SUP indicates
|
|
* whether the ACPI reset mechanism is supported.
|
|
*
|
|
* However, some boxes have this bit clear, yet a valid
|
|
* ACPI_RESET_REG & RESET_VALUE, and ACPI reboot is the only
|
|
* mechanism that works for them after S3.
|
|
*
|
|
* This suggests that other operating systems may not be checking
|
|
* the RESET_REG_SUP bit, and are using other means to decide
|
|
* whether to use the ACPI reboot mechanism or not.
|
|
*
|
|
* So when acpi reboot is requested,
|
|
* only the reset_register is checked. If the following
|
|
* conditions are met, it indicates that the reset register is supported.
|
|
* a. reset_register is not zero
|
|
* b. the access width is eight
|
|
* c. the bit_offset is zero
|
|
*/
|
|
if (!(rr->address) || rr->bit_width != 8 || rr->bit_offset != 0)
|
|
return;
|
|
|
|
reset_value = acpi_gbl_FADT.reset_value;
|
|
|
|
/* The reset register can only exist in I/O, Memory or PCI config space
|
|
* on a device on bus 0. */
|
|
switch (rr->space_id) {
|
|
case ACPI_ADR_SPACE_PCI_CONFIG:
|
|
/* The reset register can only live on bus 0. */
|
|
bus0 = pci_find_bus(0, 0);
|
|
if (!bus0)
|
|
return;
|
|
/* Form PCI device/function pair. */
|
|
devfn = PCI_DEVFN((rr->address >> 32) & 0xffff,
|
|
(rr->address >> 16) & 0xffff);
|
|
printk(KERN_DEBUG "Resetting with ACPI PCI RESET_REG.");
|
|
/* Write the value that resets us. */
|
|
pci_bus_write_config_byte(bus0, devfn,
|
|
(rr->address & 0xffff), reset_value);
|
|
break;
|
|
|
|
case ACPI_ADR_SPACE_SYSTEM_MEMORY:
|
|
case ACPI_ADR_SPACE_SYSTEM_IO:
|
|
printk(KERN_DEBUG "ACPI MEMORY or I/O RESET_REG.\n");
|
|
acpi_hw_low_level_write(8, reset_value, rr);
|
|
break;
|
|
}
|
|
/* Wait ten seconds */
|
|
acpi_os_stall(10000000);
|
|
}
|