mirror of
https://github.com/torvalds/linux.git
synced 2024-11-15 16:41:58 +00:00
32104b29cd
It seems PA7200 processors also suppress traps on loads to %r0. This means we can prefetch for read on these cpus. Of course, we can't support prefetch for write, since that requires LOAD DOUBLEWORD which was added with PA2.0 Signed-off-by: Kyle McMartin <kyle@parisc-linux.org>
40 lines
995 B
C
40 lines
995 B
C
/*
|
|
* include/asm-parisc/prefetch.h
|
|
*
|
|
* PA 2.0 defines data prefetch instructions on page 6-11 of the Kane book.
|
|
* In addition, many implementations do hardware prefetching of both
|
|
* instructions and data.
|
|
*
|
|
* PA7300LC (page 14-4 of the ERS) also implements prefetching by a load
|
|
* to gr0 but not in a way that Linux can use. If the load would cause an
|
|
* interruption (eg due to prefetching 0), it is suppressed on PA2.0
|
|
* processors, but not on 7300LC.
|
|
*
|
|
*/
|
|
|
|
#ifndef __ASM_PARISC_PREFETCH_H
|
|
#define __ASM_PARISC_PREFETCH_H
|
|
|
|
#ifndef __ASSEMBLY__
|
|
#ifdef CONFIG_PREFETCH
|
|
|
|
#define ARCH_HAS_PREFETCH
|
|
extern inline void prefetch(const void *addr)
|
|
{
|
|
__asm__("ldw 0(%0), %%r0" : : "r" (addr));
|
|
}
|
|
|
|
/* LDD is a PA2.0 addition. */
|
|
#ifdef CONFIG_PA20
|
|
#define ARCH_HAS_PREFETCHW
|
|
extern inline void prefetchw(const void *addr)
|
|
{
|
|
__asm__("ldd 0(%0), %%r0" : : "r" (addr));
|
|
}
|
|
#endif /* CONFIG_PA20 */
|
|
|
|
#endif /* CONFIG_PREFETCH */
|
|
#endif /* __ASSEMBLY__ */
|
|
|
|
#endif /* __ASM_PARISC_PROCESSOR_H */
|