mirror of
https://github.com/torvalds/linux.git
synced 2024-11-12 23:23:03 +00:00
dmaengine: zynqmp_dma: Add support for AMD Versal Gen 2 DMA IP
ZynqMP DMA IP and AMD Versal Gen 2 DMA IP are similar but have different interrupt register offset. Create a dedicated compatible string to support Versal Gen 2 DMA IP with Irq register offset for interrupt Enable/Disable/Status/Mask functionality. Signed-off-by: Abin Joseph <abin.joseph@amd.com> Reviewed-by: Radhey Shyam Pandey <radhey.shyam.pandey@amd.com> Link: https://lore.kernel.org/r/20240808100024.317497-3-abin.joseph@amd.com Signed-off-by: Vinod Koul <vkoul@kernel.org>
This commit is contained in:
parent
36545c6a68
commit
13113f750a
@ -22,10 +22,10 @@
|
||||
#include "../dmaengine.h"
|
||||
|
||||
/* Register Offsets */
|
||||
#define ZYNQMP_DMA_ISR 0x100
|
||||
#define ZYNQMP_DMA_IMR 0x104
|
||||
#define ZYNQMP_DMA_IER 0x108
|
||||
#define ZYNQMP_DMA_IDS 0x10C
|
||||
#define ZYNQMP_DMA_ISR (chan->irq_offset + 0x100)
|
||||
#define ZYNQMP_DMA_IMR (chan->irq_offset + 0x104)
|
||||
#define ZYNQMP_DMA_IER (chan->irq_offset + 0x108)
|
||||
#define ZYNQMP_DMA_IDS (chan->irq_offset + 0x10c)
|
||||
#define ZYNQMP_DMA_CTRL0 0x110
|
||||
#define ZYNQMP_DMA_CTRL1 0x114
|
||||
#define ZYNQMP_DMA_DATA_ATTR 0x120
|
||||
@ -145,6 +145,9 @@
|
||||
#define tx_to_desc(tx) container_of(tx, struct zynqmp_dma_desc_sw, \
|
||||
async_tx)
|
||||
|
||||
/* IRQ Register offset for Versal Gen 2 */
|
||||
#define IRQ_REG_OFFSET 0x308
|
||||
|
||||
/**
|
||||
* struct zynqmp_dma_desc_ll - Hw linked list descriptor
|
||||
* @addr: Buffer address
|
||||
@ -211,6 +214,7 @@ struct zynqmp_dma_desc_sw {
|
||||
* @bus_width: Bus width
|
||||
* @src_burst_len: Source burst length
|
||||
* @dst_burst_len: Dest burst length
|
||||
* @irq_offset: Irq register offset
|
||||
*/
|
||||
struct zynqmp_dma_chan {
|
||||
struct zynqmp_dma_device *zdev;
|
||||
@ -235,6 +239,7 @@ struct zynqmp_dma_chan {
|
||||
u32 bus_width;
|
||||
u32 src_burst_len;
|
||||
u32 dst_burst_len;
|
||||
u32 irq_offset;
|
||||
};
|
||||
|
||||
/**
|
||||
@ -253,6 +258,14 @@ struct zynqmp_dma_device {
|
||||
struct clk *clk_apb;
|
||||
};
|
||||
|
||||
struct zynqmp_dma_config {
|
||||
u32 offset;
|
||||
};
|
||||
|
||||
static const struct zynqmp_dma_config versal2_dma_config = {
|
||||
.offset = IRQ_REG_OFFSET,
|
||||
};
|
||||
|
||||
static inline void zynqmp_dma_writeq(struct zynqmp_dma_chan *chan, u32 reg,
|
||||
u64 value)
|
||||
{
|
||||
@ -892,6 +905,7 @@ static int zynqmp_dma_chan_probe(struct zynqmp_dma_device *zdev,
|
||||
{
|
||||
struct zynqmp_dma_chan *chan;
|
||||
struct device_node *node = pdev->dev.of_node;
|
||||
const struct zynqmp_dma_config *match_data;
|
||||
int err;
|
||||
|
||||
chan = devm_kzalloc(zdev->dev, sizeof(*chan), GFP_KERNEL);
|
||||
@ -919,6 +933,10 @@ static int zynqmp_dma_chan_probe(struct zynqmp_dma_device *zdev,
|
||||
return -EINVAL;
|
||||
}
|
||||
|
||||
match_data = of_device_get_match_data(&pdev->dev);
|
||||
if (match_data)
|
||||
chan->irq_offset = match_data->offset;
|
||||
|
||||
chan->is_dmacoherent = of_property_read_bool(node, "dma-coherent");
|
||||
zdev->chan = chan;
|
||||
tasklet_setup(&chan->tasklet, zynqmp_dma_do_tasklet);
|
||||
@ -1161,6 +1179,7 @@ static void zynqmp_dma_remove(struct platform_device *pdev)
|
||||
}
|
||||
|
||||
static const struct of_device_id zynqmp_dma_of_match[] = {
|
||||
{ .compatible = "amd,versal2-dma-1.0", .data = &versal2_dma_config },
|
||||
{ .compatible = "xlnx,zynqmp-dma-1.0", },
|
||||
{}
|
||||
};
|
||||
|
Loading…
Reference in New Issue
Block a user