2018-08-21 22:02:24 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2016-04-01 11:56:23 +00:00
|
|
|
/*
|
|
|
|
* Watchdog driver for Renesas WDT watchdog
|
|
|
|
*
|
2017-07-26 21:54:39 +00:00
|
|
|
* Copyright (C) 2015-17 Wolfram Sang, Sang Engineering <wsa@sang-engineering.com>
|
|
|
|
* Copyright (C) 2015-17 Renesas Electronics Corporation
|
2016-04-01 11:56:23 +00:00
|
|
|
*/
|
|
|
|
#include <linux/bitops.h>
|
|
|
|
#include <linux/clk.h>
|
2019-06-05 05:04:00 +00:00
|
|
|
#include <linux/delay.h>
|
2016-04-01 11:56:23 +00:00
|
|
|
#include <linux/io.h>
|
2020-12-19 17:34:15 +00:00
|
|
|
#include <linux/iopoll.h>
|
2016-04-01 11:56:23 +00:00
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/of.h>
|
|
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <linux/pm_runtime.h>
|
watchdog: renesas_wdt: Add R-Car Gen2 support
Due to commits:
* "ARM: shmobile: Add watchdog support",
* "ARM: shmobile: rcar-gen2: Add watchdog support", and
* "soc: renesas: rcar-rst: Enable watchdog as reset trigger for Gen2",
we now have everything we needed for the watchdog to work on Gen2 and
RZ/G1.
However, on early revisions of some R-Car Gen2 SoCs, and depending on SMP
configuration, the system may fail to restart on watchdog time-out, and
lock up instead.
Specifically:
- On R-Car H2 ES1.0 and M2-W ES1.0, watchdog restart fails unless
only the first CPU core is in use (using e.g. the "maxcpus=1" kernel
commandline option).
- On R-Car V2H ES1.1, watchdog restart fails unless SMP is disabled
completely (using CONFIG_SMP=n during build configuration, or using
the "nosmp" or "maxcpus=0" kernel commandline options).
This commit adds "renesas,rcar-gen2-wdt" as compatible string for R-Car
Gen2 and RZ/G1, but also prevents the system from using the watchdog
driver in cases where the system would fail to restart by blacklisting
the affected SoCs, using the minimum known working revisions (ES2.0 on R-Car
H2, and ES3.0 on M2-W), and taking the actual SMP software configuration
into account.
Signed-off-by: Fabrizio Castro <fabrizio.castro@bp.renesas.com>
Signed-off-by: Ramesh Shanmugasundaram <ramesh.shanmugasundaram@bp.renesas.com>
[Geert: blacklisting logic]
Signed-off-by: Geert Uytterhoeven <geert+renesas@glider.be>
Acked-by: Wolfram Sang <wsa+renesas@sang-engineering.com>
Reviewed-by: Guenter Roeck <linux@roeck-us.net>
Signed-off-by: Guenter Roeck <linux@roeck-us.net>
Signed-off-by: Wim Van Sebroeck <wim@iguana.be>
2018-03-05 15:30:25 +00:00
|
|
|
#include <linux/smp.h>
|
|
|
|
#include <linux/sys_soc.h>
|
2016-04-01 11:56:23 +00:00
|
|
|
#include <linux/watchdog.h>
|
|
|
|
|
|
|
|
#define RWTCNT 0
|
|
|
|
#define RWTCSRA 4
|
|
|
|
#define RWTCSRA_WOVF BIT(4)
|
|
|
|
#define RWTCSRA_WRFLG BIT(5)
|
|
|
|
#define RWTCSRA_TME BIT(7)
|
2017-07-19 08:27:55 +00:00
|
|
|
#define RWTCSRB 8
|
2016-04-01 11:56:23 +00:00
|
|
|
|
|
|
|
#define RWDT_DEFAULT_TIMEOUT 60U
|
|
|
|
|
2017-07-19 08:27:54 +00:00
|
|
|
/*
|
|
|
|
* In probe, clk_rate is checked to be not more than 16 bit * biggest clock
|
2017-07-19 08:27:55 +00:00
|
|
|
* divider (12 bits). d is only a factor to fully utilize the WDT counter and
|
2017-07-19 08:27:54 +00:00
|
|
|
* will not exceed its 16 bits. Thus, no overflow, we stay below 32 bits.
|
|
|
|
*/
|
|
|
|
#define MUL_BY_CLKS_PER_SEC(p, d) \
|
|
|
|
DIV_ROUND_UP((d) * (p)->clk_rate, clk_divs[(p)->cks])
|
|
|
|
|
2017-07-19 08:27:55 +00:00
|
|
|
/* d is 16 bit, clk_divs 12 bit -> no 32 bit overflow */
|
2017-07-19 08:27:54 +00:00
|
|
|
#define DIV_BY_CLKS_PER_SEC(p, d) ((d) * clk_divs[(p)->cks] / (p)->clk_rate)
|
|
|
|
|
2017-07-19 08:27:55 +00:00
|
|
|
static const unsigned int clk_divs[] = { 1, 4, 16, 32, 64, 128, 1024, 4096 };
|
2016-04-01 11:56:23 +00:00
|
|
|
|
|
|
|
static bool nowayout = WATCHDOG_NOWAYOUT;
|
|
|
|
module_param(nowayout, bool, 0);
|
|
|
|
MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
|
|
|
|
__MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
|
|
|
|
|
|
|
|
struct rwdt_priv {
|
|
|
|
void __iomem *base;
|
|
|
|
struct watchdog_device wdev;
|
2017-07-19 08:27:54 +00:00
|
|
|
unsigned long clk_rate;
|
2016-04-01 11:56:23 +00:00
|
|
|
u8 cks;
|
2020-12-19 17:34:15 +00:00
|
|
|
struct clk *clk;
|
2016-04-01 11:56:23 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
static void rwdt_write(struct rwdt_priv *priv, u32 val, unsigned int reg)
|
|
|
|
{
|
|
|
|
if (reg == RWTCNT)
|
|
|
|
val |= 0x5a5a0000;
|
|
|
|
else
|
|
|
|
val |= 0xa5a5a500;
|
|
|
|
|
|
|
|
writel_relaxed(val, priv->base + reg);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int rwdt_init_timeout(struct watchdog_device *wdev)
|
|
|
|
{
|
|
|
|
struct rwdt_priv *priv = watchdog_get_drvdata(wdev);
|
|
|
|
|
2017-07-19 08:27:54 +00:00
|
|
|
rwdt_write(priv, 65536 - MUL_BY_CLKS_PER_SEC(priv, wdev->timeout), RWTCNT);
|
2016-04-01 11:56:23 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2019-06-05 05:04:00 +00:00
|
|
|
static void rwdt_wait_cycles(struct rwdt_priv *priv, unsigned int cycles)
|
|
|
|
{
|
|
|
|
unsigned int delay;
|
|
|
|
|
|
|
|
delay = DIV_ROUND_UP(cycles * 1000000, priv->clk_rate);
|
|
|
|
|
|
|
|
usleep_range(delay, 2 * delay);
|
|
|
|
}
|
|
|
|
|
2016-04-01 11:56:23 +00:00
|
|
|
static int rwdt_start(struct watchdog_device *wdev)
|
|
|
|
{
|
|
|
|
struct rwdt_priv *priv = watchdog_get_drvdata(wdev);
|
2018-11-07 19:46:02 +00:00
|
|
|
u8 val;
|
2016-04-01 11:56:23 +00:00
|
|
|
|
2017-07-26 21:54:37 +00:00
|
|
|
pm_runtime_get_sync(wdev->parent);
|
2016-04-01 11:56:23 +00:00
|
|
|
|
2018-11-07 19:46:02 +00:00
|
|
|
/* Stop the timer before we modify any register */
|
|
|
|
val = readb_relaxed(priv->base + RWTCSRA) & ~RWTCSRA_TME;
|
|
|
|
rwdt_write(priv, val, RWTCSRA);
|
2019-06-05 05:04:00 +00:00
|
|
|
/* Delay 2 cycles before setting watchdog counter */
|
|
|
|
rwdt_wait_cycles(priv, 2);
|
2018-11-07 19:46:02 +00:00
|
|
|
|
2016-04-01 11:56:23 +00:00
|
|
|
rwdt_init_timeout(wdev);
|
2018-11-07 19:46:02 +00:00
|
|
|
rwdt_write(priv, priv->cks, RWTCSRA);
|
|
|
|
rwdt_write(priv, 0, RWTCSRB);
|
2016-04-01 11:56:23 +00:00
|
|
|
|
|
|
|
while (readb_relaxed(priv->base + RWTCSRA) & RWTCSRA_WRFLG)
|
|
|
|
cpu_relax();
|
|
|
|
|
|
|
|
rwdt_write(priv, priv->cks | RWTCSRA_TME, RWTCSRA);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int rwdt_stop(struct watchdog_device *wdev)
|
|
|
|
{
|
|
|
|
struct rwdt_priv *priv = watchdog_get_drvdata(wdev);
|
|
|
|
|
|
|
|
rwdt_write(priv, priv->cks, RWTCSRA);
|
2019-06-05 05:04:00 +00:00
|
|
|
/* Delay 3 cycles before disabling module clock */
|
|
|
|
rwdt_wait_cycles(priv, 3);
|
2017-07-26 21:54:37 +00:00
|
|
|
pm_runtime_put(wdev->parent);
|
2016-04-01 11:56:23 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned int rwdt_get_timeleft(struct watchdog_device *wdev)
|
|
|
|
{
|
|
|
|
struct rwdt_priv *priv = watchdog_get_drvdata(wdev);
|
|
|
|
u16 val = readw_relaxed(priv->base + RWTCNT);
|
|
|
|
|
2017-07-19 08:27:54 +00:00
|
|
|
return DIV_BY_CLKS_PER_SEC(priv, 65536 - val);
|
2016-04-01 11:56:23 +00:00
|
|
|
}
|
|
|
|
|
2020-12-19 17:34:15 +00:00
|
|
|
/* needs to be atomic - no RPM, no usleep_range, no scheduling! */
|
2018-03-05 15:30:26 +00:00
|
|
|
static int rwdt_restart(struct watchdog_device *wdev, unsigned long action,
|
|
|
|
void *data)
|
|
|
|
{
|
|
|
|
struct rwdt_priv *priv = watchdog_get_drvdata(wdev);
|
2020-12-19 17:34:15 +00:00
|
|
|
u8 val;
|
|
|
|
|
|
|
|
clk_prepare_enable(priv->clk);
|
|
|
|
|
|
|
|
/* Stop the timer before we modify any register */
|
|
|
|
val = readb_relaxed(priv->base + RWTCSRA) & ~RWTCSRA_TME;
|
|
|
|
rwdt_write(priv, val, RWTCSRA);
|
|
|
|
/* Delay 2 cycles before setting watchdog counter */
|
|
|
|
udelay(DIV_ROUND_UP(2 * 1000000, priv->clk_rate));
|
2018-03-05 15:30:26 +00:00
|
|
|
|
|
|
|
rwdt_write(priv, 0xffff, RWTCNT);
|
2020-12-19 17:34:15 +00:00
|
|
|
/* smallest divider to reboot soon */
|
|
|
|
rwdt_write(priv, 0, RWTCSRA);
|
|
|
|
|
|
|
|
readb_poll_timeout_atomic(priv->base + RWTCSRA, val,
|
|
|
|
!(val & RWTCSRA_WRFLG), 1, 100);
|
|
|
|
|
|
|
|
rwdt_write(priv, RWTCSRA_TME, RWTCSRA);
|
|
|
|
|
2021-01-18 09:45:58 +00:00
|
|
|
/* wait 2 cycles, so watchdog will trigger */
|
|
|
|
udelay(DIV_ROUND_UP(2 * 1000000, priv->clk_rate));
|
|
|
|
|
2018-03-05 15:30:26 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-04-01 11:56:23 +00:00
|
|
|
static const struct watchdog_info rwdt_ident = {
|
2018-04-13 14:19:24 +00:00
|
|
|
.options = WDIOF_MAGICCLOSE | WDIOF_KEEPALIVEPING | WDIOF_SETTIMEOUT |
|
|
|
|
WDIOF_CARDRESET,
|
2016-04-01 11:56:23 +00:00
|
|
|
.identity = "Renesas WDT Watchdog",
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct watchdog_ops rwdt_ops = {
|
|
|
|
.owner = THIS_MODULE,
|
|
|
|
.start = rwdt_start,
|
|
|
|
.stop = rwdt_stop,
|
|
|
|
.ping = rwdt_init_timeout,
|
|
|
|
.get_timeleft = rwdt_get_timeleft,
|
2018-03-05 15:30:26 +00:00
|
|
|
.restart = rwdt_restart,
|
2016-04-01 11:56:23 +00:00
|
|
|
};
|
|
|
|
|
watchdog: renesas_wdt: Add R-Car Gen2 support
Due to commits:
* "ARM: shmobile: Add watchdog support",
* "ARM: shmobile: rcar-gen2: Add watchdog support", and
* "soc: renesas: rcar-rst: Enable watchdog as reset trigger for Gen2",
we now have everything we needed for the watchdog to work on Gen2 and
RZ/G1.
However, on early revisions of some R-Car Gen2 SoCs, and depending on SMP
configuration, the system may fail to restart on watchdog time-out, and
lock up instead.
Specifically:
- On R-Car H2 ES1.0 and M2-W ES1.0, watchdog restart fails unless
only the first CPU core is in use (using e.g. the "maxcpus=1" kernel
commandline option).
- On R-Car V2H ES1.1, watchdog restart fails unless SMP is disabled
completely (using CONFIG_SMP=n during build configuration, or using
the "nosmp" or "maxcpus=0" kernel commandline options).
This commit adds "renesas,rcar-gen2-wdt" as compatible string for R-Car
Gen2 and RZ/G1, but also prevents the system from using the watchdog
driver in cases where the system would fail to restart by blacklisting
the affected SoCs, using the minimum known working revisions (ES2.0 on R-Car
H2, and ES3.0 on M2-W), and taking the actual SMP software configuration
into account.
Signed-off-by: Fabrizio Castro <fabrizio.castro@bp.renesas.com>
Signed-off-by: Ramesh Shanmugasundaram <ramesh.shanmugasundaram@bp.renesas.com>
[Geert: blacklisting logic]
Signed-off-by: Geert Uytterhoeven <geert+renesas@glider.be>
Acked-by: Wolfram Sang <wsa+renesas@sang-engineering.com>
Reviewed-by: Guenter Roeck <linux@roeck-us.net>
Signed-off-by: Guenter Roeck <linux@roeck-us.net>
Signed-off-by: Wim Van Sebroeck <wim@iguana.be>
2018-03-05 15:30:25 +00:00
|
|
|
#if defined(CONFIG_ARCH_RCAR_GEN2) && defined(CONFIG_SMP)
|
|
|
|
/*
|
|
|
|
* Watchdog-reset integration is broken on early revisions of R-Car Gen2 SoCs
|
|
|
|
*/
|
|
|
|
static const struct soc_device_attribute rwdt_quirks_match[] = {
|
|
|
|
{
|
|
|
|
.soc_id = "r8a7790",
|
|
|
|
.revision = "ES1.*",
|
|
|
|
.data = (void *)1, /* needs single CPU */
|
|
|
|
}, {
|
|
|
|
.soc_id = "r8a7791",
|
2018-05-18 09:55:40 +00:00
|
|
|
.revision = "ES1.*",
|
watchdog: renesas_wdt: Add R-Car Gen2 support
Due to commits:
* "ARM: shmobile: Add watchdog support",
* "ARM: shmobile: rcar-gen2: Add watchdog support", and
* "soc: renesas: rcar-rst: Enable watchdog as reset trigger for Gen2",
we now have everything we needed for the watchdog to work on Gen2 and
RZ/G1.
However, on early revisions of some R-Car Gen2 SoCs, and depending on SMP
configuration, the system may fail to restart on watchdog time-out, and
lock up instead.
Specifically:
- On R-Car H2 ES1.0 and M2-W ES1.0, watchdog restart fails unless
only the first CPU core is in use (using e.g. the "maxcpus=1" kernel
commandline option).
- On R-Car V2H ES1.1, watchdog restart fails unless SMP is disabled
completely (using CONFIG_SMP=n during build configuration, or using
the "nosmp" or "maxcpus=0" kernel commandline options).
This commit adds "renesas,rcar-gen2-wdt" as compatible string for R-Car
Gen2 and RZ/G1, but also prevents the system from using the watchdog
driver in cases where the system would fail to restart by blacklisting
the affected SoCs, using the minimum known working revisions (ES2.0 on R-Car
H2, and ES3.0 on M2-W), and taking the actual SMP software configuration
into account.
Signed-off-by: Fabrizio Castro <fabrizio.castro@bp.renesas.com>
Signed-off-by: Ramesh Shanmugasundaram <ramesh.shanmugasundaram@bp.renesas.com>
[Geert: blacklisting logic]
Signed-off-by: Geert Uytterhoeven <geert+renesas@glider.be>
Acked-by: Wolfram Sang <wsa+renesas@sang-engineering.com>
Reviewed-by: Guenter Roeck <linux@roeck-us.net>
Signed-off-by: Guenter Roeck <linux@roeck-us.net>
Signed-off-by: Wim Van Sebroeck <wim@iguana.be>
2018-03-05 15:30:25 +00:00
|
|
|
.data = (void *)1, /* needs single CPU */
|
|
|
|
}, {
|
|
|
|
.soc_id = "r8a7792",
|
|
|
|
.data = (void *)0, /* needs SMP disabled */
|
|
|
|
},
|
|
|
|
{ /* sentinel */ }
|
|
|
|
};
|
|
|
|
|
|
|
|
static bool rwdt_blacklisted(struct device *dev)
|
|
|
|
{
|
|
|
|
const struct soc_device_attribute *attr;
|
|
|
|
|
|
|
|
attr = soc_device_match(rwdt_quirks_match);
|
|
|
|
if (attr && setup_max_cpus > (uintptr_t)attr->data) {
|
|
|
|
dev_info(dev, "Watchdog blacklisted on %s %s\n", attr->soc_id,
|
|
|
|
attr->revision);
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
#else /* !CONFIG_ARCH_RCAR_GEN2 || !CONFIG_SMP */
|
|
|
|
static inline bool rwdt_blacklisted(struct device *dev) { return false; }
|
|
|
|
#endif /* !CONFIG_ARCH_RCAR_GEN2 || !CONFIG_SMP */
|
|
|
|
|
2016-04-01 11:56:23 +00:00
|
|
|
static int rwdt_probe(struct platform_device *pdev)
|
|
|
|
{
|
2019-05-23 09:29:38 +00:00
|
|
|
struct device *dev = &pdev->dev;
|
2016-04-01 11:56:23 +00:00
|
|
|
struct rwdt_priv *priv;
|
2017-07-19 08:27:54 +00:00
|
|
|
unsigned long clks_per_sec;
|
2016-04-01 11:56:23 +00:00
|
|
|
int ret, i;
|
2020-09-08 09:56:15 +00:00
|
|
|
u8 csra;
|
2016-04-01 11:56:23 +00:00
|
|
|
|
2019-05-23 09:29:38 +00:00
|
|
|
if (rwdt_blacklisted(dev))
|
watchdog: renesas_wdt: Add R-Car Gen2 support
Due to commits:
* "ARM: shmobile: Add watchdog support",
* "ARM: shmobile: rcar-gen2: Add watchdog support", and
* "soc: renesas: rcar-rst: Enable watchdog as reset trigger for Gen2",
we now have everything we needed for the watchdog to work on Gen2 and
RZ/G1.
However, on early revisions of some R-Car Gen2 SoCs, and depending on SMP
configuration, the system may fail to restart on watchdog time-out, and
lock up instead.
Specifically:
- On R-Car H2 ES1.0 and M2-W ES1.0, watchdog restart fails unless
only the first CPU core is in use (using e.g. the "maxcpus=1" kernel
commandline option).
- On R-Car V2H ES1.1, watchdog restart fails unless SMP is disabled
completely (using CONFIG_SMP=n during build configuration, or using
the "nosmp" or "maxcpus=0" kernel commandline options).
This commit adds "renesas,rcar-gen2-wdt" as compatible string for R-Car
Gen2 and RZ/G1, but also prevents the system from using the watchdog
driver in cases where the system would fail to restart by blacklisting
the affected SoCs, using the minimum known working revisions (ES2.0 on R-Car
H2, and ES3.0 on M2-W), and taking the actual SMP software configuration
into account.
Signed-off-by: Fabrizio Castro <fabrizio.castro@bp.renesas.com>
Signed-off-by: Ramesh Shanmugasundaram <ramesh.shanmugasundaram@bp.renesas.com>
[Geert: blacklisting logic]
Signed-off-by: Geert Uytterhoeven <geert+renesas@glider.be>
Acked-by: Wolfram Sang <wsa+renesas@sang-engineering.com>
Reviewed-by: Guenter Roeck <linux@roeck-us.net>
Signed-off-by: Guenter Roeck <linux@roeck-us.net>
Signed-off-by: Wim Van Sebroeck <wim@iguana.be>
2018-03-05 15:30:25 +00:00
|
|
|
return -ENODEV;
|
|
|
|
|
2019-05-23 09:29:38 +00:00
|
|
|
priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
|
2016-04-01 11:56:23 +00:00
|
|
|
if (!priv)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
watchdog: Convert to use devm_platform_ioremap_resource
Use devm_platform_ioremap_resource to reduce source code size,
improve readability, and reduce the likelyhood of bugs.
The conversion was done automatically with coccinelle using the
following semantic patch.
@r@
identifier res, pdev;
expression a;
expression index;
expression e;
@@
<+...
- res = platform_get_resource(pdev, IORESOURCE_MEM, index);
- a = devm_ioremap_resource(e, res);
+ a = devm_platform_ioremap_resource(pdev, index);
...+>
@depends on r@
identifier r.res;
@@
- struct resource *res;
... when != res
@@
identifier res, pdev;
expression index;
expression a;
@@
- struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, index);
- a = devm_ioremap_resource(&pdev->dev, res);
+ a = devm_platform_ioremap_resource(pdev, index);
Cc: Joel Stanley <joel@jms.id.au>
Cc: Nicolas Ferre <nicolas.ferre@microchip.com>
Cc: Alexandre Belloni <alexandre.belloni@bootlin.com>
Cc: Florian Fainelli <f.fainelli@gmail.com>
Cc: Linus Walleij <linus.walleij@linaro.org>
Cc: Baruch Siach <baruch@tkos.co.il>
Cc: Keguang Zhang <keguang.zhang@gmail.com>
Cc: Vladimir Zapolskiy <vz@mleia.com>
Cc: Kevin Hilman <khilman@baylibre.com>
Cc: Matthias Brugger <matthias.bgg@gmail.com>
Cc: Avi Fishman <avifishman70@gmail.com>
Cc: Nancy Yuen <yuenn@google.com>
Cc: Brendan Higgins <brendanhiggins@google.com>
Cc: Wan ZongShun <mcuos.com@gmail.com>
Cc: Michal Simek <michal.simek@xilinx.com>
Cc: Sylvain Lemieux <slemieux.tyco@gmail.com>
Cc: Kukjin Kim <kgene@kernel.org>
Cc: Barry Song <baohua@kernel.org>
Cc: Orson Zhai <orsonzhai@gmail.com>
Cc: Patrice Chotard <patrice.chotard@st.com>
Cc: Maxime Coquelin <mcoquelin.stm32@gmail.com>
Cc: Maxime Ripard <maxime.ripard@bootlin.com>
Cc: Chen-Yu Tsai <wens@csie.org>
Cc: Marc Gonzalez <marc.w.gonzalez@free.fr>
Cc: Thierry Reding <thierry.reding@gmail.com>
Cc: Shawn Guo <shawnguo@kernel.org>
Signed-off-by: Guenter Roeck <linux@roeck-us.net>
Acked-by: Alexandre Belloni <alexandre.belloni@bootlin.com>
Tested-by: Alexandre Belloni <alexandre.belloni@bootlin.com>
Acked-by: Joel Stanley <joel@jms.id.au>
Reviewed-by: Linus Walleij <linus.walleij@linaro.org>
Acked-by: Maxime Ripard <maxime.ripard@bootlin.com>
Acked-by: Michal Simek <michal.simek@xilinx.com> (cadence/xilinx wdts)
Acked-by: Thierry Reding <treding@nvidia.com>
Reviewed-by: Florian Fainelli <f.fainelli@gmail.com>
Acked-by: Patrice Chotard <patrice.chotard@st.com>
Acked-by: Vladimir Zapolskiy <vz@mleia.com>
Signed-off-by: Guenter Roeck <linux@roeck-us.net>
Signed-off-by: Wim Van Sebroeck <wim@linux-watchdog.org>
2019-04-02 19:01:53 +00:00
|
|
|
priv->base = devm_platform_ioremap_resource(pdev, 0);
|
2016-04-01 11:56:23 +00:00
|
|
|
if (IS_ERR(priv->base))
|
|
|
|
return PTR_ERR(priv->base);
|
|
|
|
|
2020-12-19 17:34:15 +00:00
|
|
|
priv->clk = devm_clk_get(dev, NULL);
|
|
|
|
if (IS_ERR(priv->clk))
|
|
|
|
return PTR_ERR(priv->clk);
|
2016-04-01 11:56:23 +00:00
|
|
|
|
2019-05-23 09:29:38 +00:00
|
|
|
pm_runtime_enable(dev);
|
|
|
|
pm_runtime_get_sync(dev);
|
2020-12-19 17:34:15 +00:00
|
|
|
priv->clk_rate = clk_get_rate(priv->clk);
|
2020-09-08 09:56:15 +00:00
|
|
|
csra = readb_relaxed(priv->base + RWTCSRA);
|
|
|
|
priv->wdev.bootstatus = csra & RWTCSRA_WOVF ? WDIOF_CARDRESET : 0;
|
2019-05-23 09:29:38 +00:00
|
|
|
pm_runtime_put(dev);
|
2017-07-26 21:54:37 +00:00
|
|
|
|
|
|
|
if (!priv->clk_rate) {
|
|
|
|
ret = -ENOENT;
|
|
|
|
goto out_pm_disable;
|
|
|
|
}
|
2016-04-01 11:56:23 +00:00
|
|
|
|
|
|
|
for (i = ARRAY_SIZE(clk_divs) - 1; i >= 0; i--) {
|
2017-07-19 08:27:54 +00:00
|
|
|
clks_per_sec = priv->clk_rate / clk_divs[i];
|
2017-07-19 08:27:52 +00:00
|
|
|
if (clks_per_sec && clks_per_sec < 65536) {
|
2016-04-01 11:56:23 +00:00
|
|
|
priv->cks = i;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-07-19 08:27:52 +00:00
|
|
|
if (i < 0) {
|
2019-05-23 09:29:38 +00:00
|
|
|
dev_err(dev, "Can't find suitable clock divider\n");
|
2017-07-26 21:54:37 +00:00
|
|
|
ret = -ERANGE;
|
|
|
|
goto out_pm_disable;
|
2016-04-01 11:56:23 +00:00
|
|
|
}
|
|
|
|
|
2018-11-05 10:53:47 +00:00
|
|
|
priv->wdev.info = &rwdt_ident;
|
|
|
|
priv->wdev.ops = &rwdt_ops;
|
2019-05-23 09:29:38 +00:00
|
|
|
priv->wdev.parent = dev;
|
2016-04-01 11:56:23 +00:00
|
|
|
priv->wdev.min_timeout = 1;
|
2017-07-19 08:27:54 +00:00
|
|
|
priv->wdev.max_timeout = DIV_BY_CLKS_PER_SEC(priv, 65536);
|
2016-04-01 11:56:23 +00:00
|
|
|
priv->wdev.timeout = min(priv->wdev.max_timeout, RWDT_DEFAULT_TIMEOUT);
|
|
|
|
|
|
|
|
platform_set_drvdata(pdev, priv);
|
|
|
|
watchdog_set_drvdata(&priv->wdev, priv);
|
|
|
|
watchdog_set_nowayout(&priv->wdev, nowayout);
|
2018-03-05 15:30:26 +00:00
|
|
|
watchdog_set_restart_priority(&priv->wdev, 0);
|
2018-08-28 10:13:48 +00:00
|
|
|
watchdog_stop_on_unregister(&priv->wdev);
|
2016-04-01 11:56:23 +00:00
|
|
|
|
|
|
|
/* This overrides the default timeout only if DT configuration was found */
|
2019-05-23 09:29:38 +00:00
|
|
|
watchdog_init_timeout(&priv->wdev, 0, dev);
|
2016-04-01 11:56:23 +00:00
|
|
|
|
2020-09-08 09:56:15 +00:00
|
|
|
/* Check if FW enabled the watchdog */
|
|
|
|
if (csra & RWTCSRA_TME) {
|
|
|
|
/* Ensure properly initialized dividers */
|
|
|
|
rwdt_start(&priv->wdev);
|
|
|
|
set_bit(WDOG_HW_RUNNING, &priv->wdev.status);
|
|
|
|
}
|
|
|
|
|
2016-04-01 11:56:23 +00:00
|
|
|
ret = watchdog_register_device(&priv->wdev);
|
2017-07-26 21:54:37 +00:00
|
|
|
if (ret < 0)
|
|
|
|
goto out_pm_disable;
|
2016-04-01 11:56:23 +00:00
|
|
|
|
|
|
|
return 0;
|
2017-07-26 21:54:37 +00:00
|
|
|
|
|
|
|
out_pm_disable:
|
2019-05-23 09:29:38 +00:00
|
|
|
pm_runtime_disable(dev);
|
2017-07-26 21:54:37 +00:00
|
|
|
return ret;
|
2016-04-01 11:56:23 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int rwdt_remove(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
struct rwdt_priv *priv = platform_get_drvdata(pdev);
|
|
|
|
|
|
|
|
watchdog_unregister_device(&priv->wdev);
|
|
|
|
pm_runtime_disable(&pdev->dev);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2018-03-05 15:30:24 +00:00
|
|
|
static int __maybe_unused rwdt_suspend(struct device *dev)
|
|
|
|
{
|
|
|
|
struct rwdt_priv *priv = dev_get_drvdata(dev);
|
|
|
|
|
2018-12-04 12:01:46 +00:00
|
|
|
if (watchdog_active(&priv->wdev))
|
2018-03-05 15:30:24 +00:00
|
|
|
rwdt_stop(&priv->wdev);
|
2018-12-04 12:01:46 +00:00
|
|
|
|
2018-03-05 15:30:24 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int __maybe_unused rwdt_resume(struct device *dev)
|
|
|
|
{
|
|
|
|
struct rwdt_priv *priv = dev_get_drvdata(dev);
|
|
|
|
|
2018-12-04 12:01:46 +00:00
|
|
|
if (watchdog_active(&priv->wdev))
|
2018-03-05 15:30:24 +00:00
|
|
|
rwdt_start(&priv->wdev);
|
2018-12-04 12:01:46 +00:00
|
|
|
|
2018-03-05 15:30:24 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static SIMPLE_DEV_PM_OPS(rwdt_pm_ops, rwdt_suspend, rwdt_resume);
|
|
|
|
|
2016-04-01 11:56:23 +00:00
|
|
|
static const struct of_device_id rwdt_ids[] = {
|
watchdog: renesas_wdt: Add R-Car Gen2 support
Due to commits:
* "ARM: shmobile: Add watchdog support",
* "ARM: shmobile: rcar-gen2: Add watchdog support", and
* "soc: renesas: rcar-rst: Enable watchdog as reset trigger for Gen2",
we now have everything we needed for the watchdog to work on Gen2 and
RZ/G1.
However, on early revisions of some R-Car Gen2 SoCs, and depending on SMP
configuration, the system may fail to restart on watchdog time-out, and
lock up instead.
Specifically:
- On R-Car H2 ES1.0 and M2-W ES1.0, watchdog restart fails unless
only the first CPU core is in use (using e.g. the "maxcpus=1" kernel
commandline option).
- On R-Car V2H ES1.1, watchdog restart fails unless SMP is disabled
completely (using CONFIG_SMP=n during build configuration, or using
the "nosmp" or "maxcpus=0" kernel commandline options).
This commit adds "renesas,rcar-gen2-wdt" as compatible string for R-Car
Gen2 and RZ/G1, but also prevents the system from using the watchdog
driver in cases where the system would fail to restart by blacklisting
the affected SoCs, using the minimum known working revisions (ES2.0 on R-Car
H2, and ES3.0 on M2-W), and taking the actual SMP software configuration
into account.
Signed-off-by: Fabrizio Castro <fabrizio.castro@bp.renesas.com>
Signed-off-by: Ramesh Shanmugasundaram <ramesh.shanmugasundaram@bp.renesas.com>
[Geert: blacklisting logic]
Signed-off-by: Geert Uytterhoeven <geert+renesas@glider.be>
Acked-by: Wolfram Sang <wsa+renesas@sang-engineering.com>
Reviewed-by: Guenter Roeck <linux@roeck-us.net>
Signed-off-by: Guenter Roeck <linux@roeck-us.net>
Signed-off-by: Wim Van Sebroeck <wim@iguana.be>
2018-03-05 15:30:25 +00:00
|
|
|
{ .compatible = "renesas,rcar-gen2-wdt", },
|
2016-04-01 11:56:23 +00:00
|
|
|
{ .compatible = "renesas,rcar-gen3-wdt", },
|
2022-01-18 17:09:03 +00:00
|
|
|
{ .compatible = "renesas,rcar-gen4-wdt", },
|
2016-04-01 11:56:23 +00:00
|
|
|
{ /* sentinel */ }
|
|
|
|
};
|
|
|
|
MODULE_DEVICE_TABLE(of, rwdt_ids);
|
|
|
|
|
|
|
|
static struct platform_driver rwdt_driver = {
|
|
|
|
.driver = {
|
|
|
|
.name = "renesas_wdt",
|
|
|
|
.of_match_table = rwdt_ids,
|
2018-03-05 15:30:24 +00:00
|
|
|
.pm = &rwdt_pm_ops,
|
2016-04-01 11:56:23 +00:00
|
|
|
},
|
|
|
|
.probe = rwdt_probe,
|
|
|
|
.remove = rwdt_remove,
|
|
|
|
};
|
|
|
|
module_platform_driver(rwdt_driver);
|
|
|
|
|
|
|
|
MODULE_DESCRIPTION("Renesas WDT Watchdog Driver");
|
|
|
|
MODULE_LICENSE("GPL v2");
|
|
|
|
MODULE_AUTHOR("Wolfram Sang <wsa@sang-engineering.com>");
|