2006-08-29 22:12:40 +00:00
|
|
|
/*
|
|
|
|
* pata_sl82c105.c - SL82C105 PATA for new ATA layer
|
|
|
|
* (C) 2005 Red Hat Inc
|
2011-10-13 11:16:24 +00:00
|
|
|
* (C) 2011 Bartlomiej Zolnierkiewicz
|
2006-08-29 22:12:40 +00:00
|
|
|
*
|
|
|
|
* Based in part on linux/drivers/ide/pci/sl82c105.c
|
|
|
|
* SL82C105/Winbond 553 IDE driver
|
|
|
|
*
|
|
|
|
* and in part on the documentation and errata sheet
|
2007-02-20 17:51:51 +00:00
|
|
|
*
|
|
|
|
*
|
|
|
|
* Note: The controller like many controllers has shared timings for
|
|
|
|
* PIO and DMA. We thus flip to the DMA timings in dma_start and flip back
|
|
|
|
* in the dma_stop function. Thus we actually don't need a set_dmamode
|
|
|
|
* method as the PIO method is always called and will set the right PIO
|
|
|
|
* timing parameters.
|
2006-08-29 22:12:40 +00:00
|
|
|
*/
|
2006-08-31 04:03:49 +00:00
|
|
|
|
2006-08-29 22:12:40 +00:00
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/pci.h>
|
|
|
|
#include <linux/blkdev.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <scsi/scsi_host.h>
|
|
|
|
#include <linux/libata.h>
|
|
|
|
|
|
|
|
#define DRV_NAME "pata_sl82c105"
|
2008-01-28 16:08:23 +00:00
|
|
|
#define DRV_VERSION "0.3.3"
|
2006-08-29 22:12:40 +00:00
|
|
|
|
|
|
|
enum {
|
|
|
|
/*
|
|
|
|
* SL82C105 PCI config register 0x40 bits.
|
|
|
|
*/
|
|
|
|
CTRL_IDE_IRQB = (1 << 30),
|
|
|
|
CTRL_IDE_IRQA = (1 << 28),
|
|
|
|
CTRL_LEGIRQ = (1 << 11),
|
|
|
|
CTRL_P1F16 = (1 << 5),
|
|
|
|
CTRL_P1EN = (1 << 4),
|
|
|
|
CTRL_P0F16 = (1 << 1),
|
|
|
|
CTRL_P0EN = (1 << 0)
|
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* sl82c105_pre_reset - probe begin
|
2007-08-06 09:36:23 +00:00
|
|
|
* @link: ATA link
|
libata: add deadline support to prereset and reset methods
Add @deadline to prereset and reset methods and make them honor it.
ata_wait_ready() which directly takes @deadline is implemented to be
used as the wait function. This patch is in preparation for EH timing
improvements.
* ata_wait_ready() never does busy sleep. It's only used from EH and
no wait in EH is that urgent. This function also prints 'be
patient' message automatically after 5 secs of waiting if more than
3 secs is remaining till deadline.
* ata_bus_post_reset() now fails with error code if any of its wait
fails. This is important because earlier reset tries will have
shorter timeout than the spec requires. If a device fails to
respond before the short timeout, reset should be retried with
longer timeout rather than silently ignoring the device.
There are three behavior differences.
1. Timeout is applied to both devices at once, not separately. This
is more consistent with what the spec says.
2. When a device passes devchk but fails to become ready before
deadline. Previouly, post_reset would just succeed and let
device classification remove the device. New code fails the
reset thus causing reset retry. After a few times, EH will give
up disabling the port.
3. When slave device passes devchk but fails to become accessible
(TF-wise) after reset. Original code disables dev1 after 30s
timeout and continues as if the device doesn't exist, while the
patched code fails reset. When this happens, new code fails
reset on whole port rather than proceeding with only the primary
device.
If the failing device is suffering transient problems, new code
retries reset which is a better behavior. If the failing device is
actually broken, the net effect is identical to it, but not to the
other device sharing the channel. In the previous code, reset would
have succeeded after 30s thus detecting the working one. In the new
code, reset fails and whole port gets disabled. IMO, it's a
pathological case anyway (broken device sharing bus with working
one) and doesn't really matter.
* ata_bus_softreset() is changed to return error code from
ata_bus_post_reset(). It used to return 0 unconditionally.
* Spin up waiting is to be removed and not converted to honor
deadline.
* To be on the safe side, deadline is set to 40s for the time being.
Signed-off-by: Tejun Heo <htejun@gmail.com>
Signed-off-by: Jeff Garzik <jeff@garzik.org>
2007-02-02 07:50:52 +00:00
|
|
|
* @deadline: deadline jiffies for the operation
|
2006-08-29 22:12:40 +00:00
|
|
|
*
|
|
|
|
* Set up cable type and use generic probe init
|
|
|
|
*/
|
2006-08-31 04:03:49 +00:00
|
|
|
|
2007-08-06 09:36:23 +00:00
|
|
|
static int sl82c105_pre_reset(struct ata_link *link, unsigned long deadline)
|
2006-08-29 22:12:40 +00:00
|
|
|
{
|
|
|
|
static const struct pci_bits sl82c105_enable_bits[] = {
|
|
|
|
{ 0x40, 1, 0x01, 0x01 },
|
|
|
|
{ 0x40, 1, 0x10, 0x10 }
|
|
|
|
};
|
2007-08-06 09:36:23 +00:00
|
|
|
struct ata_port *ap = link->ap;
|
2006-08-29 22:12:40 +00:00
|
|
|
struct pci_dev *pdev = to_pci_dev(ap->host->dev);
|
|
|
|
|
2006-09-26 16:53:38 +00:00
|
|
|
if (ap->port_no && !pci_test_config_bits(pdev, &sl82c105_enable_bits[ap->port_no]))
|
|
|
|
return -ENOENT;
|
2008-04-07 13:47:16 +00:00
|
|
|
return ata_sff_prereset(link, deadline);
|
2006-08-29 22:12:40 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/**
|
|
|
|
* sl82c105_configure_piomode - set chip PIO timing
|
|
|
|
* @ap: ATA interface
|
|
|
|
* @adev: ATA device
|
|
|
|
* @pio: PIO mode
|
|
|
|
*
|
|
|
|
* Called to do the PIO mode setup. Our timing registers are shared
|
|
|
|
* so a configure_dmamode call will undo any work we do here and vice
|
|
|
|
* versa
|
|
|
|
*/
|
2006-08-31 04:03:49 +00:00
|
|
|
|
2006-08-29 22:12:40 +00:00
|
|
|
static void sl82c105_configure_piomode(struct ata_port *ap, struct ata_device *adev, int pio)
|
|
|
|
{
|
|
|
|
struct pci_dev *pdev = to_pci_dev(ap->host->dev);
|
|
|
|
static u16 pio_timing[5] = {
|
|
|
|
0x50D, 0x407, 0x304, 0x242, 0x240
|
|
|
|
};
|
|
|
|
u16 dummy;
|
|
|
|
int timing = 0x44 + (8 * ap->port_no) + (4 * adev->devno);
|
2006-08-31 04:03:49 +00:00
|
|
|
|
2006-08-29 22:12:40 +00:00
|
|
|
pci_write_config_word(pdev, timing, pio_timing[pio]);
|
|
|
|
/* Can we lose this oddity of the old driver */
|
|
|
|
pci_read_config_word(pdev, timing, &dummy);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* sl82c105_set_piomode - set initial PIO mode data
|
|
|
|
* @ap: ATA interface
|
|
|
|
* @adev: ATA device
|
|
|
|
*
|
|
|
|
* Called to do the PIO mode setup. Our timing registers are shared
|
|
|
|
* but we want to set the PIO timing by default.
|
|
|
|
*/
|
2006-08-31 04:03:49 +00:00
|
|
|
|
2006-08-29 22:12:40 +00:00
|
|
|
static void sl82c105_set_piomode(struct ata_port *ap, struct ata_device *adev)
|
|
|
|
{
|
|
|
|
sl82c105_configure_piomode(ap, adev, adev->pio_mode - XFER_PIO_0);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* sl82c105_configure_dmamode - set DMA mode in chip
|
|
|
|
* @ap: ATA interface
|
|
|
|
* @adev: ATA device
|
|
|
|
*
|
|
|
|
* Load DMA cycle times into the chip ready for a DMA transfer
|
|
|
|
* to occur.
|
|
|
|
*/
|
2006-08-31 04:03:49 +00:00
|
|
|
|
2006-08-29 22:12:40 +00:00
|
|
|
static void sl82c105_configure_dmamode(struct ata_port *ap, struct ata_device *adev)
|
|
|
|
{
|
|
|
|
struct pci_dev *pdev = to_pci_dev(ap->host->dev);
|
|
|
|
static u16 dma_timing[3] = {
|
|
|
|
0x707, 0x201, 0x200
|
|
|
|
};
|
|
|
|
u16 dummy;
|
|
|
|
int timing = 0x44 + (8 * ap->port_no) + (4 * adev->devno);
|
|
|
|
int dma = adev->dma_mode - XFER_MW_DMA_0;
|
2006-08-31 04:03:49 +00:00
|
|
|
|
2006-08-29 22:12:40 +00:00
|
|
|
pci_write_config_word(pdev, timing, dma_timing[dma]);
|
|
|
|
/* Can we lose this oddity of the old driver */
|
|
|
|
pci_read_config_word(pdev, timing, &dummy);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* sl82c105_reset_engine - Reset the DMA engine
|
|
|
|
* @ap: ATA interface
|
|
|
|
*
|
|
|
|
* The sl82c105 has some serious problems with the DMA engine
|
2006-08-31 04:03:49 +00:00
|
|
|
* when transfers don't run as expected or ATAPI is used. The
|
2006-08-29 22:12:40 +00:00
|
|
|
* recommended fix is to reset the engine each use using a chip
|
|
|
|
* test register.
|
|
|
|
*/
|
2006-08-31 04:03:49 +00:00
|
|
|
|
2006-08-29 22:12:40 +00:00
|
|
|
static void sl82c105_reset_engine(struct ata_port *ap)
|
|
|
|
{
|
|
|
|
struct pci_dev *pdev = to_pci_dev(ap->host->dev);
|
|
|
|
u16 val;
|
2006-08-31 04:03:49 +00:00
|
|
|
|
2006-08-29 22:12:40 +00:00
|
|
|
pci_read_config_word(pdev, 0x7E, &val);
|
|
|
|
pci_write_config_word(pdev, 0x7E, val | 4);
|
|
|
|
pci_write_config_word(pdev, 0x7E, val & ~4);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* sl82c105_bmdma_start - DMA engine begin
|
|
|
|
* @qc: ATA command
|
|
|
|
*
|
|
|
|
* Reset the DMA engine each use as recommended by the errata
|
2006-08-31 04:03:49 +00:00
|
|
|
* document.
|
2006-08-29 22:12:40 +00:00
|
|
|
*
|
|
|
|
* FIXME: if we switch clock at BMDMA start/end we might get better
|
|
|
|
* PIO performance on DMA capable devices.
|
|
|
|
*/
|
2006-08-31 04:03:49 +00:00
|
|
|
|
2006-08-29 22:12:40 +00:00
|
|
|
static void sl82c105_bmdma_start(struct ata_queued_cmd *qc)
|
|
|
|
{
|
|
|
|
struct ata_port *ap = qc->ap;
|
|
|
|
|
2007-02-10 20:36:14 +00:00
|
|
|
udelay(100);
|
2006-08-29 22:12:40 +00:00
|
|
|
sl82c105_reset_engine(ap);
|
2007-02-10 20:36:14 +00:00
|
|
|
udelay(100);
|
2006-08-31 04:03:49 +00:00
|
|
|
|
2006-08-29 22:12:40 +00:00
|
|
|
/* Set the clocks for DMA */
|
|
|
|
sl82c105_configure_dmamode(ap, qc->dev);
|
2006-08-31 04:03:49 +00:00
|
|
|
/* Activate DMA */
|
2006-08-29 22:12:40 +00:00
|
|
|
ata_bmdma_start(qc);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* sl82c105_bmdma_end - DMA engine stop
|
|
|
|
* @qc: ATA command
|
|
|
|
*
|
|
|
|
* Reset the DMA engine each use as recommended by the errata
|
|
|
|
* document.
|
|
|
|
*
|
|
|
|
* This function is also called to turn off DMA when a timeout occurs
|
|
|
|
* during DMA operation. In both cases we need to reset the engine,
|
|
|
|
* so no actual eng_timeout handler is required.
|
|
|
|
*
|
|
|
|
* We assume bmdma_stop is always called if bmdma_start as called. If
|
|
|
|
* not then we may need to wrap qc_issue.
|
|
|
|
*/
|
2006-08-31 04:03:49 +00:00
|
|
|
|
2006-08-29 22:12:40 +00:00
|
|
|
static void sl82c105_bmdma_stop(struct ata_queued_cmd *qc)
|
|
|
|
{
|
|
|
|
struct ata_port *ap = qc->ap;
|
|
|
|
|
|
|
|
ata_bmdma_stop(qc);
|
|
|
|
sl82c105_reset_engine(ap);
|
2007-02-10 20:36:14 +00:00
|
|
|
udelay(100);
|
2006-08-31 04:03:49 +00:00
|
|
|
|
2006-08-29 22:12:40 +00:00
|
|
|
/* This will redo the initial setup of the DMA device to matching
|
|
|
|
PIO timings */
|
2007-02-20 17:51:51 +00:00
|
|
|
sl82c105_set_piomode(ap, qc->dev);
|
2006-08-29 22:12:40 +00:00
|
|
|
}
|
|
|
|
|
2008-01-28 16:08:23 +00:00
|
|
|
/**
|
|
|
|
* sl82c105_qc_defer - implement serialization
|
|
|
|
* @qc: command
|
|
|
|
*
|
|
|
|
* We must issue one command per host not per channel because
|
|
|
|
* of the reset bug.
|
|
|
|
*
|
|
|
|
* Q: is the scsi host lock sufficient ?
|
|
|
|
*/
|
|
|
|
|
|
|
|
static int sl82c105_qc_defer(struct ata_queued_cmd *qc)
|
|
|
|
{
|
|
|
|
struct ata_host *host = qc->ap->host;
|
|
|
|
struct ata_port *alt = host->ports[1 ^ qc->ap->port_no];
|
|
|
|
int rc;
|
|
|
|
|
2008-05-19 21:56:10 +00:00
|
|
|
/* First apply the usual rules */
|
2008-01-28 16:08:23 +00:00
|
|
|
rc = ata_std_qc_defer(qc);
|
|
|
|
if (rc != 0)
|
|
|
|
return rc;
|
|
|
|
|
|
|
|
/* Now apply serialization rules. Only allow a command if the
|
|
|
|
other channel state machine is idle */
|
|
|
|
if (alt && alt->qc_active)
|
|
|
|
return ATA_DEFER_PORT;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2010-10-08 15:02:13 +00:00
|
|
|
static bool sl82c105_sff_irq_check(struct ata_port *ap)
|
|
|
|
{
|
|
|
|
struct pci_dev *pdev = to_pci_dev(ap->host->dev);
|
|
|
|
u32 val, mask = ap->port_no ? CTRL_IDE_IRQB : CTRL_IDE_IRQA;
|
|
|
|
|
|
|
|
pci_read_config_dword(pdev, 0x40, &val);
|
|
|
|
|
|
|
|
return val & mask;
|
|
|
|
}
|
|
|
|
|
2006-08-29 22:12:40 +00:00
|
|
|
static struct scsi_host_template sl82c105_sht = {
|
2008-03-25 03:22:49 +00:00
|
|
|
ATA_BMDMA_SHT(DRV_NAME),
|
2006-08-29 22:12:40 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct ata_port_operations sl82c105_port_ops = {
|
libata: implement and use ops inheritance
libata lets low level drivers build ata_port_operations table and
register it with libata core layer. This allows low level drivers
high level of flexibility but also burdens them with lots of
boilerplate entries.
This becomes worse for drivers which support related similar
controllers which differ slightly. They share most of the operations
except for a few. However, the driver still needs to list all
operations for each variant. This results in large number of
duplicate entries, which is not only inefficient but also error-prone
as it becomes very difficult to tell what the actual differences are.
This duplicate boilerplates all over the low level drivers also make
updating the core layer exteremely difficult and error-prone. When
compounded with multi-branched development model, it ends up
accumulating inconsistencies over time. Some of those inconsistencies
cause immediate problems and fixed. Others just remain there dormant
making maintenance increasingly difficult.
To rectify the problem, this patch implements ata_port_operations
inheritance. To allow LLDs to easily re-use their own ops tables
overriding only specific methods, this patch implements poor man's
class inheritance. An ops table has ->inherits field which can be set
to any ops table as long as it doesn't create a loop. When the host
is started, the inheritance chain is followed and any operation which
isn't specified is taken from the nearest ancestor which has it
specified. This operation is called finalization and done only once
per an ops table and the LLD doesn't have to do anything special about
it other than making the ops table non-const such that libata can
update it.
libata provides four base ops tables lower drivers can inherit from -
base, sata, pmp, sff and bmdma. To avoid overriding these ops
accidentaly, these ops are declared const and LLDs should always
inherit these instead of using them directly.
After finalization, all the ops table are identical before and after
the patch except for setting .irq_handler to ata_interrupt in drivers
which didn't use to. The .irq_handler doesn't have any actual effect
and the field will soon be removed by later patch.
* sata_sx4 is still using old style EH and currently doesn't take
advantage of ops inheritance.
Signed-off-by: Tejun Heo <htejun@gmail.com>
2008-03-25 03:22:49 +00:00
|
|
|
.inherits = &ata_bmdma_port_ops,
|
|
|
|
.qc_defer = sl82c105_qc_defer,
|
2006-08-29 22:12:40 +00:00
|
|
|
.bmdma_start = sl82c105_bmdma_start,
|
|
|
|
.bmdma_stop = sl82c105_bmdma_stop,
|
libata: implement and use ops inheritance
libata lets low level drivers build ata_port_operations table and
register it with libata core layer. This allows low level drivers
high level of flexibility but also burdens them with lots of
boilerplate entries.
This becomes worse for drivers which support related similar
controllers which differ slightly. They share most of the operations
except for a few. However, the driver still needs to list all
operations for each variant. This results in large number of
duplicate entries, which is not only inefficient but also error-prone
as it becomes very difficult to tell what the actual differences are.
This duplicate boilerplates all over the low level drivers also make
updating the core layer exteremely difficult and error-prone. When
compounded with multi-branched development model, it ends up
accumulating inconsistencies over time. Some of those inconsistencies
cause immediate problems and fixed. Others just remain there dormant
making maintenance increasingly difficult.
To rectify the problem, this patch implements ata_port_operations
inheritance. To allow LLDs to easily re-use their own ops tables
overriding only specific methods, this patch implements poor man's
class inheritance. An ops table has ->inherits field which can be set
to any ops table as long as it doesn't create a loop. When the host
is started, the inheritance chain is followed and any operation which
isn't specified is taken from the nearest ancestor which has it
specified. This operation is called finalization and done only once
per an ops table and the LLD doesn't have to do anything special about
it other than making the ops table non-const such that libata can
update it.
libata provides four base ops tables lower drivers can inherit from -
base, sata, pmp, sff and bmdma. To avoid overriding these ops
accidentaly, these ops are declared const and LLDs should always
inherit these instead of using them directly.
After finalization, all the ops table are identical before and after
the patch except for setting .irq_handler to ata_interrupt in drivers
which didn't use to. The .irq_handler doesn't have any actual effect
and the field will soon be removed by later patch.
* sata_sx4 is still using old style EH and currently doesn't take
advantage of ops inheritance.
Signed-off-by: Tejun Heo <htejun@gmail.com>
2008-03-25 03:22:49 +00:00
|
|
|
.cable_detect = ata_cable_40wire,
|
|
|
|
.set_piomode = sl82c105_set_piomode,
|
libata: make reset related methods proper port operations
Currently reset methods are not specified directly in the
ata_port_operations table. If a LLD wants to use custom reset
methods, it should construct and use a error_handler which uses those
reset methods. It's done this way for two reasons.
First, the ops table already contained too many methods and adding
four more of them would noticeably increase the amount of necessary
boilerplate code all over low level drivers.
Second, as ->error_handler uses those reset methods, it can get
confusing. ie. By overriding ->error_handler, those reset ops can be
made useless making layering a bit hazy.
Now that ops table uses inheritance, the first problem doesn't exist
anymore. The second isn't completely solved but is relieved by
providing default values - most drivers can just override what it has
implemented and don't have to concern itself about higher level
callbacks. In fact, there currently is no driver which actually
modifies error handling behavior. Drivers which override
->error_handler just wraps the standard error handler only to prepare
the controller for EH. I don't think making ops layering strict has
any noticeable benefit.
This patch makes ->prereset, ->softreset, ->hardreset, ->postreset and
their PMP counterparts propoer ops. Default ops are provided in the
base ops tables and drivers are converted to override individual reset
methods instead of creating custom error_handler.
* ata_std_error_handler() doesn't use sata_std_hardreset() if SCRs
aren't accessible. sata_promise doesn't need to use separate
error_handlers for PATA and SATA anymore.
* softreset is broken for sata_inic162x and sata_sx4. As libata now
always prefers hardreset, this doesn't really matter but the ops are
forced to NULL using ATA_OP_NULL for documentation purpose.
* pata_hpt374 needs to use different prereset for the first and second
PCI functions. This used to be done by branching from
hpt374_error_handler(). The proper way to do this is to use
separate ops and port_info tables for each function. Converted.
Signed-off-by: Tejun Heo <htejun@gmail.com>
2008-03-25 03:22:50 +00:00
|
|
|
.prereset = sl82c105_pre_reset,
|
2010-10-08 15:02:13 +00:00
|
|
|
.sff_irq_check = sl82c105_sff_irq_check,
|
2006-08-31 04:03:49 +00:00
|
|
|
};
|
2006-08-29 22:12:40 +00:00
|
|
|
|
|
|
|
/**
|
|
|
|
* sl82c105_bridge_revision - find bridge version
|
|
|
|
* @pdev: PCI device for the ATA function
|
|
|
|
*
|
|
|
|
* Locates the PCI bridge associated with the ATA function and
|
|
|
|
* providing it is a Winbond 553 reports the revision. If it cannot
|
|
|
|
* find a revision or the right device it returns -1
|
|
|
|
*/
|
2006-08-31 04:03:49 +00:00
|
|
|
|
2006-08-29 22:12:40 +00:00
|
|
|
static int sl82c105_bridge_revision(struct pci_dev *pdev)
|
|
|
|
{
|
|
|
|
struct pci_dev *bridge;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The bridge should be part of the same device, but function 0.
|
|
|
|
*/
|
|
|
|
bridge = pci_get_slot(pdev->bus,
|
|
|
|
PCI_DEVFN(PCI_SLOT(pdev->devfn), 0));
|
|
|
|
if (!bridge)
|
|
|
|
return -1;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Make sure it is a Winbond 553 and is an ISA bridge.
|
|
|
|
*/
|
|
|
|
if (bridge->vendor != PCI_VENDOR_ID_WINBOND ||
|
|
|
|
bridge->device != PCI_DEVICE_ID_WINBOND_83C553 ||
|
|
|
|
bridge->class >> 8 != PCI_CLASS_BRIDGE_ISA) {
|
|
|
|
pci_dev_put(bridge);
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
/*
|
|
|
|
* We need to find function 0's revision, not function 1
|
|
|
|
*/
|
|
|
|
pci_dev_put(bridge);
|
2007-06-08 22:46:36 +00:00
|
|
|
return bridge->revision;
|
2006-08-29 22:12:40 +00:00
|
|
|
}
|
|
|
|
|
2011-10-13 11:16:24 +00:00
|
|
|
static void sl82c105_fixup(struct pci_dev *pdev)
|
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
pci_read_config_dword(pdev, 0x40, &val);
|
|
|
|
val |= CTRL_P0EN | CTRL_P0F16 | CTRL_P1F16;
|
|
|
|
pci_write_config_dword(pdev, 0x40, val);
|
|
|
|
}
|
2006-08-31 04:03:49 +00:00
|
|
|
|
2006-08-29 22:12:40 +00:00
|
|
|
static int sl82c105_init_one(struct pci_dev *dev, const struct pci_device_id *id)
|
|
|
|
{
|
2007-05-04 10:43:58 +00:00
|
|
|
static const struct ata_port_info info_dma = {
|
2007-05-28 10:59:48 +00:00
|
|
|
.flags = ATA_FLAG_SLAVE_POSS,
|
2009-03-14 20:38:24 +00:00
|
|
|
.pio_mask = ATA_PIO4,
|
|
|
|
.mwdma_mask = ATA_MWDMA2,
|
2006-08-29 22:12:40 +00:00
|
|
|
.port_ops = &sl82c105_port_ops
|
|
|
|
};
|
2007-05-04 10:43:58 +00:00
|
|
|
static const struct ata_port_info info_early = {
|
2007-05-28 10:59:48 +00:00
|
|
|
.flags = ATA_FLAG_SLAVE_POSS,
|
2009-03-14 20:38:24 +00:00
|
|
|
.pio_mask = ATA_PIO4,
|
2006-08-29 22:12:40 +00:00
|
|
|
.port_ops = &sl82c105_port_ops
|
|
|
|
};
|
2007-05-04 10:43:58 +00:00
|
|
|
/* for now use only the first port */
|
|
|
|
const struct ata_port_info *ppi[] = { &info_early,
|
2008-01-28 16:08:23 +00:00
|
|
|
NULL };
|
2006-08-29 22:12:40 +00:00
|
|
|
int rev;
|
2008-03-25 03:22:47 +00:00
|
|
|
int rc;
|
|
|
|
|
|
|
|
rc = pcim_enable_device(dev);
|
|
|
|
if (rc)
|
|
|
|
return rc;
|
2006-08-29 22:12:40 +00:00
|
|
|
|
|
|
|
rev = sl82c105_bridge_revision(dev);
|
2006-08-31 04:03:49 +00:00
|
|
|
|
2006-08-29 22:12:40 +00:00
|
|
|
if (rev == -1)
|
2011-04-15 22:51:58 +00:00
|
|
|
dev_warn(&dev->dev,
|
|
|
|
"pata_sl82c105: Unable to find bridge, disabling DMA\n");
|
2006-08-29 22:12:40 +00:00
|
|
|
else if (rev <= 5)
|
2011-04-15 22:51:58 +00:00
|
|
|
dev_warn(&dev->dev,
|
|
|
|
"pata_sl82c105: Early bridge revision, no DMA available\n");
|
2007-05-04 10:43:58 +00:00
|
|
|
else
|
|
|
|
ppi[0] = &info_dma;
|
2006-08-31 04:03:49 +00:00
|
|
|
|
2011-10-13 11:16:24 +00:00
|
|
|
sl82c105_fixup(dev);
|
2006-08-29 22:12:40 +00:00
|
|
|
|
2010-05-19 20:10:22 +00:00
|
|
|
return ata_pci_bmdma_init_one(dev, ppi, &sl82c105_sht, NULL, 0);
|
2006-08-29 22:12:40 +00:00
|
|
|
}
|
|
|
|
|
2011-10-13 11:16:24 +00:00
|
|
|
#ifdef CONFIG_PM
|
|
|
|
static int sl82c105_reinit_one(struct pci_dev *pdev)
|
|
|
|
{
|
2013-06-03 05:05:36 +00:00
|
|
|
struct ata_host *host = pci_get_drvdata(pdev);
|
2011-10-13 11:16:24 +00:00
|
|
|
int rc;
|
|
|
|
|
|
|
|
rc = ata_pci_device_do_resume(pdev);
|
|
|
|
if (rc)
|
|
|
|
return rc;
|
|
|
|
|
|
|
|
sl82c105_fixup(pdev);
|
|
|
|
|
|
|
|
ata_host_resume(host);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2006-09-29 00:21:59 +00:00
|
|
|
static const struct pci_device_id sl82c105[] = {
|
|
|
|
{ PCI_VDEVICE(WINBOND, PCI_DEVICE_ID_WINBOND_82C105), },
|
|
|
|
|
|
|
|
{ },
|
2006-08-29 22:12:40 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct pci_driver sl82c105_pci_driver = {
|
|
|
|
.name = DRV_NAME,
|
|
|
|
.id_table = sl82c105,
|
|
|
|
.probe = sl82c105_init_one,
|
2011-10-13 11:16:24 +00:00
|
|
|
.remove = ata_pci_remove_one,
|
|
|
|
#ifdef CONFIG_PM
|
|
|
|
.suspend = ata_pci_device_suspend,
|
|
|
|
.resume = sl82c105_reinit_one,
|
|
|
|
#endif
|
2006-08-29 22:12:40 +00:00
|
|
|
};
|
|
|
|
|
2012-04-19 05:43:05 +00:00
|
|
|
module_pci_driver(sl82c105_pci_driver);
|
2006-08-29 22:12:40 +00:00
|
|
|
|
|
|
|
MODULE_AUTHOR("Alan Cox");
|
|
|
|
MODULE_DESCRIPTION("low-level driver for Sl82c105");
|
|
|
|
MODULE_LICENSE("GPL");
|
|
|
|
MODULE_DEVICE_TABLE(pci, sl82c105);
|
|
|
|
MODULE_VERSION(DRV_VERSION);
|