2011-07-10 01:14:06 +00:00
|
|
|
/*
|
|
|
|
* omap_hwmod_2xxx_3xxx_interconnect_data.c - common interconnect data, OMAP2/3
|
|
|
|
*
|
|
|
|
* Copyright (C) 2009-2011 Nokia Corporation
|
|
|
|
* Paul Walmsley
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* XXX handle crossbar/shared link difference for L3?
|
|
|
|
* XXX these should be marked initdata for multi-OMAP kernels
|
|
|
|
*/
|
|
|
|
#include <asm/sizes.h>
|
|
|
|
|
2012-10-03 00:41:35 +00:00
|
|
|
#include "omap_hwmod.h"
|
|
|
|
|
2011-07-10 01:14:06 +00:00
|
|
|
#include "omap_hwmod_common_data.h"
|
|
|
|
|
|
|
|
struct omap_hwmod_addr_space omap2430_mmc1_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x4809c000,
|
|
|
|
.pa_end = 0x4809c1ff,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
struct omap_hwmod_addr_space omap2430_mmc2_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x480b4000,
|
|
|
|
.pa_end = 0x480b41ff,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
struct omap_hwmod_addr_space omap2_i2c1_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48070000,
|
|
|
|
.pa_end = 0x48070000 + SZ_128 - 1,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
struct omap_hwmod_addr_space omap2_i2c2_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48072000,
|
|
|
|
.pa_end = 0x48072000 + SZ_128 - 1,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
struct omap_hwmod_addr_space omap2_dss_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48050000,
|
|
|
|
.pa_end = 0x48050000 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
struct omap_hwmod_addr_space omap2_dss_dispc_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48050400,
|
|
|
|
.pa_end = 0x48050400 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
struct omap_hwmod_addr_space omap2_dss_rfbi_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48050800,
|
|
|
|
.pa_end = 0x48050800 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
struct omap_hwmod_addr_space omap2_dss_venc_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48050C00,
|
|
|
|
.pa_end = 0x48050C00 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
struct omap_hwmod_addr_space omap2_timer10_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48086000,
|
|
|
|
.pa_end = 0x48086000 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
struct omap_hwmod_addr_space omap2_timer11_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48088000,
|
|
|
|
.pa_end = 0x48088000 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
struct omap_hwmod_addr_space omap2xxx_timer12_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x4808a000,
|
|
|
|
.pa_end = 0x4808a000 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
struct omap_hwmod_addr_space omap2_mcspi1_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48098000,
|
|
|
|
.pa_end = 0x48098000 + SZ_256 - 1,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
struct omap_hwmod_addr_space omap2_mcspi2_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x4809a000,
|
|
|
|
.pa_end = 0x4809a000 + SZ_256 - 1,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
struct omap_hwmod_addr_space omap2430_mcspi3_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x480b8000,
|
|
|
|
.pa_end = 0x480b8000 + SZ_256 - 1,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
struct omap_hwmod_addr_space omap2_dma_system_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48056000,
|
|
|
|
.pa_end = 0x48056000 + SZ_4K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
struct omap_hwmod_addr_space omap2_mailbox_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48094000,
|
|
|
|
.pa_end = 0x48094000 + SZ_512 - 1,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
struct omap_hwmod_addr_space omap2_mcbsp1_addrs[] = {
|
|
|
|
{
|
|
|
|
.name = "mpu",
|
|
|
|
.pa_start = 0x48074000,
|
|
|
|
.pa_end = 0x480740ff,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
2012-05-08 17:34:27 +00:00
|
|
|
|
|
|
|
struct omap_hwmod_addr_space omap2_hdq1w_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x480b2000,
|
|
|
|
.pa_end = 0x480b2fff,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|