2019-05-27 06:55:05 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-or-later
|
2005-04-16 22:20:36 +00:00
|
|
|
/*
|
|
|
|
* ALSA driver for ATI IXP 150/200/250/300 AC97 controllers
|
|
|
|
*
|
|
|
|
* Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
|
|
|
|
*/
|
|
|
|
|
2015-01-28 15:49:33 +00:00
|
|
|
#include <linux/io.h>
|
2005-04-16 22:20:36 +00:00
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/pci.h>
|
|
|
|
#include <linux/slab.h>
|
2011-07-15 17:13:37 +00:00
|
|
|
#include <linux/module.h>
|
2006-01-16 15:34:20 +00:00
|
|
|
#include <linux/mutex.h>
|
2005-04-16 22:20:36 +00:00
|
|
|
#include <sound/core.h>
|
|
|
|
#include <sound/pcm.h>
|
|
|
|
#include <sound/pcm_params.h>
|
|
|
|
#include <sound/info.h>
|
|
|
|
#include <sound/ac97_codec.h>
|
|
|
|
#include <sound/initval.h>
|
|
|
|
|
|
|
|
MODULE_AUTHOR("Takashi Iwai <tiwai@suse.de>");
|
|
|
|
MODULE_DESCRIPTION("ATI IXP AC97 controller");
|
|
|
|
MODULE_LICENSE("GPL");
|
|
|
|
|
2005-10-04 06:46:51 +00:00
|
|
|
static int index = SNDRV_DEFAULT_IDX1; /* Index 0-MAX */
|
|
|
|
static char *id = SNDRV_DEFAULT_STR1; /* ID for this card */
|
|
|
|
static int ac97_clock = 48000;
|
|
|
|
static char *ac97_quirk;
|
2011-12-15 03:19:36 +00:00
|
|
|
static bool spdif_aclink = 1;
|
2006-11-20 15:35:18 +00:00
|
|
|
static int ac97_codec = -1;
|
2005-10-04 06:46:51 +00:00
|
|
|
|
|
|
|
module_param(index, int, 0444);
|
2005-04-16 22:20:36 +00:00
|
|
|
MODULE_PARM_DESC(index, "Index value for ATI IXP controller.");
|
2005-10-04 06:46:51 +00:00
|
|
|
module_param(id, charp, 0444);
|
2005-04-16 22:20:36 +00:00
|
|
|
MODULE_PARM_DESC(id, "ID string for ATI IXP controller.");
|
2005-10-04 06:46:51 +00:00
|
|
|
module_param(ac97_clock, int, 0444);
|
2005-04-16 22:20:36 +00:00
|
|
|
MODULE_PARM_DESC(ac97_clock, "AC'97 codec clock (default 48000Hz).");
|
2005-10-04 06:46:51 +00:00
|
|
|
module_param(ac97_quirk, charp, 0444);
|
2005-04-16 22:20:36 +00:00
|
|
|
MODULE_PARM_DESC(ac97_quirk, "AC'97 workaround for strange hardware.");
|
2006-11-20 15:35:18 +00:00
|
|
|
module_param(ac97_codec, int, 0444);
|
|
|
|
MODULE_PARM_DESC(ac97_codec, "Specify codec instead of probing.");
|
2005-10-04 06:46:51 +00:00
|
|
|
module_param(spdif_aclink, bool, 0444);
|
2005-04-16 22:20:36 +00:00
|
|
|
MODULE_PARM_DESC(spdif_aclink, "S/PDIF over AC-link.");
|
|
|
|
|
2005-10-06 11:47:23 +00:00
|
|
|
/* just for backward compatibility */
|
2011-12-15 03:19:36 +00:00
|
|
|
static bool enable;
|
2005-10-20 14:53:49 +00:00
|
|
|
module_param(enable, bool, 0444);
|
2005-10-06 11:47:23 +00:00
|
|
|
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define ATI_REG_ISR 0x00 /* interrupt source */
|
|
|
|
#define ATI_REG_ISR_IN_XRUN (1U<<0)
|
|
|
|
#define ATI_REG_ISR_IN_STATUS (1U<<1)
|
|
|
|
#define ATI_REG_ISR_OUT_XRUN (1U<<2)
|
|
|
|
#define ATI_REG_ISR_OUT_STATUS (1U<<3)
|
|
|
|
#define ATI_REG_ISR_SPDF_XRUN (1U<<4)
|
|
|
|
#define ATI_REG_ISR_SPDF_STATUS (1U<<5)
|
|
|
|
#define ATI_REG_ISR_PHYS_INTR (1U<<8)
|
|
|
|
#define ATI_REG_ISR_PHYS_MISMATCH (1U<<9)
|
|
|
|
#define ATI_REG_ISR_CODEC0_NOT_READY (1U<<10)
|
|
|
|
#define ATI_REG_ISR_CODEC1_NOT_READY (1U<<11)
|
|
|
|
#define ATI_REG_ISR_CODEC2_NOT_READY (1U<<12)
|
|
|
|
#define ATI_REG_ISR_NEW_FRAME (1U<<13)
|
|
|
|
|
|
|
|
#define ATI_REG_IER 0x04 /* interrupt enable */
|
|
|
|
#define ATI_REG_IER_IN_XRUN_EN (1U<<0)
|
|
|
|
#define ATI_REG_IER_IO_STATUS_EN (1U<<1)
|
|
|
|
#define ATI_REG_IER_OUT_XRUN_EN (1U<<2)
|
|
|
|
#define ATI_REG_IER_OUT_XRUN_COND (1U<<3)
|
|
|
|
#define ATI_REG_IER_SPDF_XRUN_EN (1U<<4)
|
|
|
|
#define ATI_REG_IER_SPDF_STATUS_EN (1U<<5)
|
|
|
|
#define ATI_REG_IER_PHYS_INTR_EN (1U<<8)
|
|
|
|
#define ATI_REG_IER_PHYS_MISMATCH_EN (1U<<9)
|
|
|
|
#define ATI_REG_IER_CODEC0_INTR_EN (1U<<10)
|
|
|
|
#define ATI_REG_IER_CODEC1_INTR_EN (1U<<11)
|
|
|
|
#define ATI_REG_IER_CODEC2_INTR_EN (1U<<12)
|
|
|
|
#define ATI_REG_IER_NEW_FRAME_EN (1U<<13) /* (RO */
|
|
|
|
#define ATI_REG_IER_SET_BUS_BUSY (1U<<14) /* (WO) audio is running */
|
|
|
|
|
|
|
|
#define ATI_REG_CMD 0x08 /* command */
|
|
|
|
#define ATI_REG_CMD_POWERDOWN (1U<<0)
|
|
|
|
#define ATI_REG_CMD_RECEIVE_EN (1U<<1)
|
|
|
|
#define ATI_REG_CMD_SEND_EN (1U<<2)
|
|
|
|
#define ATI_REG_CMD_STATUS_MEM (1U<<3)
|
|
|
|
#define ATI_REG_CMD_SPDF_OUT_EN (1U<<4)
|
|
|
|
#define ATI_REG_CMD_SPDF_STATUS_MEM (1U<<5)
|
|
|
|
#define ATI_REG_CMD_SPDF_THRESHOLD (3U<<6)
|
|
|
|
#define ATI_REG_CMD_SPDF_THRESHOLD_SHIFT 6
|
|
|
|
#define ATI_REG_CMD_IN_DMA_EN (1U<<8)
|
|
|
|
#define ATI_REG_CMD_OUT_DMA_EN (1U<<9)
|
|
|
|
#define ATI_REG_CMD_SPDF_DMA_EN (1U<<10)
|
|
|
|
#define ATI_REG_CMD_SPDF_OUT_STOPPED (1U<<11)
|
|
|
|
#define ATI_REG_CMD_SPDF_CONFIG_MASK (7U<<12)
|
|
|
|
#define ATI_REG_CMD_SPDF_CONFIG_34 (1U<<12)
|
|
|
|
#define ATI_REG_CMD_SPDF_CONFIG_78 (2U<<12)
|
|
|
|
#define ATI_REG_CMD_SPDF_CONFIG_69 (3U<<12)
|
|
|
|
#define ATI_REG_CMD_SPDF_CONFIG_01 (4U<<12)
|
|
|
|
#define ATI_REG_CMD_INTERLEAVE_SPDF (1U<<16)
|
|
|
|
#define ATI_REG_CMD_AUDIO_PRESENT (1U<<20)
|
|
|
|
#define ATI_REG_CMD_INTERLEAVE_IN (1U<<21)
|
|
|
|
#define ATI_REG_CMD_INTERLEAVE_OUT (1U<<22)
|
|
|
|
#define ATI_REG_CMD_LOOPBACK_EN (1U<<23)
|
|
|
|
#define ATI_REG_CMD_PACKED_DIS (1U<<24)
|
|
|
|
#define ATI_REG_CMD_BURST_EN (1U<<25)
|
|
|
|
#define ATI_REG_CMD_PANIC_EN (1U<<26)
|
|
|
|
#define ATI_REG_CMD_MODEM_PRESENT (1U<<27)
|
|
|
|
#define ATI_REG_CMD_ACLINK_ACTIVE (1U<<28)
|
|
|
|
#define ATI_REG_CMD_AC_SOFT_RESET (1U<<29)
|
|
|
|
#define ATI_REG_CMD_AC_SYNC (1U<<30)
|
|
|
|
#define ATI_REG_CMD_AC_RESET (1U<<31)
|
|
|
|
|
|
|
|
#define ATI_REG_PHYS_OUT_ADDR 0x0c
|
|
|
|
#define ATI_REG_PHYS_OUT_CODEC_MASK (3U<<0)
|
|
|
|
#define ATI_REG_PHYS_OUT_RW (1U<<2)
|
|
|
|
#define ATI_REG_PHYS_OUT_ADDR_EN (1U<<8)
|
|
|
|
#define ATI_REG_PHYS_OUT_ADDR_SHIFT 9
|
|
|
|
#define ATI_REG_PHYS_OUT_DATA_SHIFT 16
|
|
|
|
|
|
|
|
#define ATI_REG_PHYS_IN_ADDR 0x10
|
|
|
|
#define ATI_REG_PHYS_IN_READ_FLAG (1U<<8)
|
|
|
|
#define ATI_REG_PHYS_IN_ADDR_SHIFT 9
|
|
|
|
#define ATI_REG_PHYS_IN_DATA_SHIFT 16
|
|
|
|
|
|
|
|
#define ATI_REG_SLOTREQ 0x14
|
|
|
|
|
|
|
|
#define ATI_REG_COUNTER 0x18
|
|
|
|
#define ATI_REG_COUNTER_SLOT (3U<<0) /* slot # */
|
|
|
|
#define ATI_REG_COUNTER_BITCLOCK (31U<<8)
|
|
|
|
|
|
|
|
#define ATI_REG_IN_FIFO_THRESHOLD 0x1c
|
|
|
|
|
|
|
|
#define ATI_REG_IN_DMA_LINKPTR 0x20
|
|
|
|
#define ATI_REG_IN_DMA_DT_START 0x24 /* RO */
|
|
|
|
#define ATI_REG_IN_DMA_DT_NEXT 0x28 /* RO */
|
|
|
|
#define ATI_REG_IN_DMA_DT_CUR 0x2c /* RO */
|
|
|
|
#define ATI_REG_IN_DMA_DT_SIZE 0x30
|
|
|
|
|
|
|
|
#define ATI_REG_OUT_DMA_SLOT 0x34
|
|
|
|
#define ATI_REG_OUT_DMA_SLOT_BIT(x) (1U << ((x) - 3))
|
|
|
|
#define ATI_REG_OUT_DMA_SLOT_MASK 0x1ff
|
|
|
|
#define ATI_REG_OUT_DMA_THRESHOLD_MASK 0xf800
|
|
|
|
#define ATI_REG_OUT_DMA_THRESHOLD_SHIFT 11
|
|
|
|
|
|
|
|
#define ATI_REG_OUT_DMA_LINKPTR 0x38
|
|
|
|
#define ATI_REG_OUT_DMA_DT_START 0x3c /* RO */
|
|
|
|
#define ATI_REG_OUT_DMA_DT_NEXT 0x40 /* RO */
|
|
|
|
#define ATI_REG_OUT_DMA_DT_CUR 0x44 /* RO */
|
|
|
|
#define ATI_REG_OUT_DMA_DT_SIZE 0x48
|
|
|
|
|
|
|
|
#define ATI_REG_SPDF_CMD 0x4c
|
|
|
|
#define ATI_REG_SPDF_CMD_LFSR (1U<<4)
|
|
|
|
#define ATI_REG_SPDF_CMD_SINGLE_CH (1U<<5)
|
|
|
|
#define ATI_REG_SPDF_CMD_LFSR_ACC (0xff<<8) /* RO */
|
|
|
|
|
|
|
|
#define ATI_REG_SPDF_DMA_LINKPTR 0x50
|
|
|
|
#define ATI_REG_SPDF_DMA_DT_START 0x54 /* RO */
|
|
|
|
#define ATI_REG_SPDF_DMA_DT_NEXT 0x58 /* RO */
|
|
|
|
#define ATI_REG_SPDF_DMA_DT_CUR 0x5c /* RO */
|
|
|
|
#define ATI_REG_SPDF_DMA_DT_SIZE 0x60
|
|
|
|
|
|
|
|
#define ATI_REG_MODEM_MIRROR 0x7c
|
|
|
|
#define ATI_REG_AUDIO_MIRROR 0x80
|
|
|
|
|
|
|
|
#define ATI_REG_6CH_REORDER 0x84 /* reorder slots for 6ch */
|
|
|
|
#define ATI_REG_6CH_REORDER_EN (1U<<0) /* 3,4,7,8,6,9 -> 3,4,6,9,7,8 */
|
|
|
|
|
|
|
|
#define ATI_REG_FIFO_FLUSH 0x88
|
|
|
|
#define ATI_REG_FIFO_OUT_FLUSH (1U<<0)
|
|
|
|
#define ATI_REG_FIFO_IN_FLUSH (1U<<1)
|
|
|
|
|
|
|
|
/* LINKPTR */
|
|
|
|
#define ATI_REG_LINKPTR_EN (1U<<0)
|
|
|
|
|
|
|
|
/* [INT|OUT|SPDIF]_DMA_DT_SIZE */
|
|
|
|
#define ATI_REG_DMA_DT_SIZE (0xffffU<<0)
|
|
|
|
#define ATI_REG_DMA_FIFO_USED (0x1fU<<16)
|
|
|
|
#define ATI_REG_DMA_FIFO_FREE (0x1fU<<21)
|
|
|
|
#define ATI_REG_DMA_STATE (7U<<26)
|
|
|
|
|
|
|
|
|
|
|
|
#define ATI_MAX_DESCRIPTORS 256 /* max number of descriptor packets */
|
|
|
|
|
|
|
|
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp;
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* DMA packate descriptor
|
|
|
|
*/
|
|
|
|
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp_dma_desc {
|
2018-07-25 21:24:12 +00:00
|
|
|
__le32 addr; /* DMA buffer address */
|
2005-04-16 22:20:36 +00:00
|
|
|
u16 status; /* status bits */
|
|
|
|
u16 size; /* size of the packet in dwords */
|
2018-07-25 21:24:12 +00:00
|
|
|
__le32 next; /* address of the next packet descriptor */
|
2005-11-17 14:02:23 +00:00
|
|
|
};
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* stream enum
|
|
|
|
*/
|
|
|
|
enum { ATI_DMA_PLAYBACK, ATI_DMA_CAPTURE, ATI_DMA_SPDIF, NUM_ATI_DMAS }; /* DMAs */
|
|
|
|
enum { ATI_PCM_OUT, ATI_PCM_IN, ATI_PCM_SPDIF, NUM_ATI_PCMS }; /* AC97 pcm slots */
|
|
|
|
enum { ATI_PCMDEV_ANALOG, ATI_PCMDEV_DIGITAL, NUM_ATI_PCMDEVS }; /* pcm devices */
|
|
|
|
|
|
|
|
#define NUM_ATI_CODECS 3
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* constants and callbacks for each DMA type
|
|
|
|
*/
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp_dma_ops {
|
2005-04-16 22:20:36 +00:00
|
|
|
int type; /* ATI_DMA_XXX */
|
|
|
|
unsigned int llp_offset; /* LINKPTR offset */
|
|
|
|
unsigned int dt_cur; /* DT_CUR offset */
|
2005-11-17 14:02:23 +00:00
|
|
|
/* called from open callback */
|
|
|
|
void (*enable_dma)(struct atiixp *chip, int on);
|
|
|
|
/* called from trigger (START/STOP) */
|
|
|
|
void (*enable_transfer)(struct atiixp *chip, int on);
|
|
|
|
/* called from trigger (STOP only) */
|
|
|
|
void (*flush_dma)(struct atiixp *chip);
|
2005-04-16 22:20:36 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* DMA stream
|
|
|
|
*/
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp_dma {
|
|
|
|
const struct atiixp_dma_ops *ops;
|
2005-04-16 22:20:36 +00:00
|
|
|
struct snd_dma_buffer desc_buf;
|
2005-11-17 14:02:23 +00:00
|
|
|
struct snd_pcm_substream *substream; /* assigned PCM substream */
|
2005-04-16 22:20:36 +00:00
|
|
|
unsigned int buf_addr, buf_bytes; /* DMA buffer address, bytes */
|
|
|
|
unsigned int period_bytes, periods;
|
|
|
|
int opened;
|
|
|
|
int running;
|
2005-08-18 11:43:12 +00:00
|
|
|
int suspended;
|
2005-04-16 22:20:36 +00:00
|
|
|
int pcm_open_flag;
|
|
|
|
int ac97_pcm_type; /* index # of ac97_pcm to access, -1 = not used */
|
|
|
|
unsigned int saved_curptr;
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* ATI IXP chip
|
|
|
|
*/
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp {
|
|
|
|
struct snd_card *card;
|
2005-04-16 22:20:36 +00:00
|
|
|
struct pci_dev *pci;
|
|
|
|
|
|
|
|
unsigned long addr;
|
|
|
|
void __iomem *remap_addr;
|
|
|
|
int irq;
|
|
|
|
|
2005-11-17 14:02:23 +00:00
|
|
|
struct snd_ac97_bus *ac97_bus;
|
|
|
|
struct snd_ac97 *ac97[NUM_ATI_CODECS];
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
spinlock_t reg_lock;
|
|
|
|
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp_dma dmas[NUM_ATI_DMAS];
|
2005-04-16 22:20:36 +00:00
|
|
|
struct ac97_pcm *pcms[NUM_ATI_PCMS];
|
2005-11-17 14:02:23 +00:00
|
|
|
struct snd_pcm *pcmdevs[NUM_ATI_PCMDEVS];
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
int max_channels; /* max. channels for PCM out */
|
|
|
|
|
|
|
|
unsigned int codec_not_ready_bits; /* for codec detection */
|
|
|
|
|
|
|
|
int spdif_over_aclink; /* passed from the module option */
|
2006-01-16 15:34:20 +00:00
|
|
|
struct mutex open_mutex; /* playback open mutex */
|
2005-04-16 22:20:36 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
*/
|
2014-08-08 13:56:03 +00:00
|
|
|
static const struct pci_device_id snd_atiixp_ids[] = {
|
2009-06-25 05:13:35 +00:00
|
|
|
{ PCI_VDEVICE(ATI, 0x4341), 0 }, /* SB200 */
|
|
|
|
{ PCI_VDEVICE(ATI, 0x4361), 0 }, /* SB300 */
|
|
|
|
{ PCI_VDEVICE(ATI, 0x4370), 0 }, /* SB400 */
|
|
|
|
{ PCI_VDEVICE(ATI, 0x4382), 0 }, /* SB600 */
|
2005-04-16 22:20:36 +00:00
|
|
|
{ 0, }
|
|
|
|
};
|
|
|
|
|
|
|
|
MODULE_DEVICE_TABLE(pci, snd_atiixp_ids);
|
|
|
|
|
2020-01-03 08:17:14 +00:00
|
|
|
static const struct snd_pci_quirk atiixp_quirks[] = {
|
2009-12-27 20:48:40 +00:00
|
|
|
SND_PCI_QUIRK(0x105b, 0x0c81, "Foxconn RC4107MA-RS2", 0),
|
2006-11-24 14:35:18 +00:00
|
|
|
SND_PCI_QUIRK(0x15bd, 0x3100, "DFI RS482", 0),
|
|
|
|
{ } /* terminator */
|
2006-11-20 15:35:18 +00:00
|
|
|
};
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* lowlevel functions
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* update the bits of the given register.
|
|
|
|
* return 1 if the bits changed.
|
|
|
|
*/
|
2005-11-17 14:02:23 +00:00
|
|
|
static int snd_atiixp_update_bits(struct atiixp *chip, unsigned int reg,
|
2005-04-16 22:20:36 +00:00
|
|
|
unsigned int mask, unsigned int value)
|
|
|
|
{
|
|
|
|
void __iomem *addr = chip->remap_addr + reg;
|
|
|
|
unsigned int data, old_data;
|
|
|
|
old_data = data = readl(addr);
|
|
|
|
data &= ~mask;
|
|
|
|
data |= value;
|
|
|
|
if (old_data == data)
|
|
|
|
return 0;
|
|
|
|
writel(data, addr);
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* macros for easy use
|
|
|
|
*/
|
|
|
|
#define atiixp_write(chip,reg,value) \
|
|
|
|
writel(value, chip->remap_addr + ATI_REG_##reg)
|
|
|
|
#define atiixp_read(chip,reg) \
|
|
|
|
readl(chip->remap_addr + ATI_REG_##reg)
|
|
|
|
#define atiixp_update(chip,reg,mask,val) \
|
|
|
|
snd_atiixp_update_bits(chip, ATI_REG_##reg, mask, val)
|
|
|
|
|
|
|
|
/*
|
|
|
|
* handling DMA packets
|
|
|
|
*
|
|
|
|
* we allocate a linear buffer for the DMA, and split it to each packet.
|
|
|
|
* in a future version, a scatter-gather buffer should be implemented.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define ATI_DESC_LIST_SIZE \
|
2005-11-17 14:02:23 +00:00
|
|
|
PAGE_ALIGN(ATI_MAX_DESCRIPTORS * sizeof(struct atiixp_dma_desc))
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* build packets ring for the given buffer size.
|
|
|
|
*
|
|
|
|
* IXP handles the buffer descriptors, which are connected as a linked
|
|
|
|
* list. although we can change the list dynamically, in this version,
|
|
|
|
* a static RING of buffer descriptors is used.
|
|
|
|
*
|
|
|
|
* the ring is built in this function, and is set up to the hardware.
|
|
|
|
*/
|
2005-11-17 14:02:23 +00:00
|
|
|
static int atiixp_build_dma_packets(struct atiixp *chip, struct atiixp_dma *dma,
|
|
|
|
struct snd_pcm_substream *substream,
|
|
|
|
unsigned int periods,
|
|
|
|
unsigned int period_bytes)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
unsigned int i;
|
|
|
|
u32 addr, desc_addr;
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
if (periods > ATI_MAX_DESCRIPTORS)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
if (dma->desc_buf.area == NULL) {
|
2005-11-17 14:02:23 +00:00
|
|
|
if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
|
2019-11-05 15:18:55 +00:00
|
|
|
&chip->pci->dev,
|
2005-11-17 14:02:23 +00:00
|
|
|
ATI_DESC_LIST_SIZE,
|
|
|
|
&dma->desc_buf) < 0)
|
2005-04-16 22:20:36 +00:00
|
|
|
return -ENOMEM;
|
|
|
|
dma->period_bytes = dma->periods = 0; /* clear */
|
|
|
|
}
|
|
|
|
|
|
|
|
if (dma->periods == periods && dma->period_bytes == period_bytes)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
/* reset DMA before changing the descriptor table */
|
|
|
|
spin_lock_irqsave(&chip->reg_lock, flags);
|
|
|
|
writel(0, chip->remap_addr + dma->ops->llp_offset);
|
|
|
|
dma->ops->enable_dma(chip, 0);
|
|
|
|
dma->ops->enable_dma(chip, 1);
|
|
|
|
spin_unlock_irqrestore(&chip->reg_lock, flags);
|
|
|
|
|
|
|
|
/* fill the entries */
|
|
|
|
addr = (u32)substream->runtime->dma_addr;
|
|
|
|
desc_addr = (u32)dma->desc_buf.addr;
|
|
|
|
for (i = 0; i < periods; i++) {
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp_dma_desc *desc;
|
|
|
|
desc = &((struct atiixp_dma_desc *)dma->desc_buf.area)[i];
|
2005-04-16 22:20:36 +00:00
|
|
|
desc->addr = cpu_to_le32(addr);
|
|
|
|
desc->status = 0;
|
|
|
|
desc->size = period_bytes >> 2; /* in dwords */
|
2005-11-17 14:02:23 +00:00
|
|
|
desc_addr += sizeof(struct atiixp_dma_desc);
|
2005-04-16 22:20:36 +00:00
|
|
|
if (i == periods - 1)
|
|
|
|
desc->next = cpu_to_le32((u32)dma->desc_buf.addr);
|
|
|
|
else
|
|
|
|
desc->next = cpu_to_le32(desc_addr);
|
|
|
|
addr += period_bytes;
|
|
|
|
}
|
|
|
|
|
|
|
|
writel((u32)dma->desc_buf.addr | ATI_REG_LINKPTR_EN,
|
|
|
|
chip->remap_addr + dma->ops->llp_offset);
|
|
|
|
|
|
|
|
dma->period_bytes = period_bytes;
|
|
|
|
dma->periods = periods;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* remove the ring buffer and release it if assigned
|
|
|
|
*/
|
2005-11-17 14:02:23 +00:00
|
|
|
static void atiixp_clear_dma_packets(struct atiixp *chip, struct atiixp_dma *dma,
|
|
|
|
struct snd_pcm_substream *substream)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
if (dma->desc_buf.area) {
|
|
|
|
writel(0, chip->remap_addr + dma->ops->llp_offset);
|
|
|
|
snd_dma_free_pages(&dma->desc_buf);
|
|
|
|
dma->desc_buf.area = NULL;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* AC97 interface
|
|
|
|
*/
|
2005-11-17 14:02:23 +00:00
|
|
|
static int snd_atiixp_acquire_codec(struct atiixp *chip)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
int timeout = 1000;
|
|
|
|
|
|
|
|
while (atiixp_read(chip, PHYS_OUT_ADDR) & ATI_REG_PHYS_OUT_ADDR_EN) {
|
|
|
|
if (! timeout--) {
|
2014-02-25 11:54:24 +00:00
|
|
|
dev_warn(chip->card->dev, "codec acquire timeout\n");
|
2005-04-16 22:20:36 +00:00
|
|
|
return -EBUSY;
|
|
|
|
}
|
|
|
|
udelay(1);
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2005-11-17 14:02:23 +00:00
|
|
|
static unsigned short snd_atiixp_codec_read(struct atiixp *chip, unsigned short codec, unsigned short reg)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
unsigned int data;
|
|
|
|
int timeout;
|
|
|
|
|
|
|
|
if (snd_atiixp_acquire_codec(chip) < 0)
|
|
|
|
return 0xffff;
|
|
|
|
data = (reg << ATI_REG_PHYS_OUT_ADDR_SHIFT) |
|
|
|
|
ATI_REG_PHYS_OUT_ADDR_EN |
|
|
|
|
ATI_REG_PHYS_OUT_RW |
|
|
|
|
codec;
|
|
|
|
atiixp_write(chip, PHYS_OUT_ADDR, data);
|
|
|
|
if (snd_atiixp_acquire_codec(chip) < 0)
|
|
|
|
return 0xffff;
|
|
|
|
timeout = 1000;
|
|
|
|
do {
|
|
|
|
data = atiixp_read(chip, PHYS_IN_ADDR);
|
|
|
|
if (data & ATI_REG_PHYS_IN_READ_FLAG)
|
|
|
|
return data >> ATI_REG_PHYS_IN_DATA_SHIFT;
|
|
|
|
udelay(1);
|
|
|
|
} while (--timeout);
|
|
|
|
/* time out may happen during reset */
|
|
|
|
if (reg < 0x7c)
|
2014-02-25 11:54:24 +00:00
|
|
|
dev_warn(chip->card->dev, "codec read timeout (reg %x)\n", reg);
|
2005-04-16 22:20:36 +00:00
|
|
|
return 0xffff;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2005-11-17 14:02:23 +00:00
|
|
|
static void snd_atiixp_codec_write(struct atiixp *chip, unsigned short codec,
|
|
|
|
unsigned short reg, unsigned short val)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
unsigned int data;
|
|
|
|
|
|
|
|
if (snd_atiixp_acquire_codec(chip) < 0)
|
|
|
|
return;
|
|
|
|
data = ((unsigned int)val << ATI_REG_PHYS_OUT_DATA_SHIFT) |
|
|
|
|
((unsigned int)reg << ATI_REG_PHYS_OUT_ADDR_SHIFT) |
|
|
|
|
ATI_REG_PHYS_OUT_ADDR_EN | codec;
|
|
|
|
atiixp_write(chip, PHYS_OUT_ADDR, data);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2005-11-17 14:02:23 +00:00
|
|
|
static unsigned short snd_atiixp_ac97_read(struct snd_ac97 *ac97,
|
|
|
|
unsigned short reg)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp *chip = ac97->private_data;
|
2005-04-16 22:20:36 +00:00
|
|
|
return snd_atiixp_codec_read(chip, ac97->num, reg);
|
|
|
|
|
|
|
|
}
|
|
|
|
|
2005-11-17 14:02:23 +00:00
|
|
|
static void snd_atiixp_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
|
|
|
|
unsigned short val)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp *chip = ac97->private_data;
|
2005-04-16 22:20:36 +00:00
|
|
|
snd_atiixp_codec_write(chip, ac97->num, reg, val);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* reset AC link
|
|
|
|
*/
|
2005-11-17 14:02:23 +00:00
|
|
|
static int snd_atiixp_aclink_reset(struct atiixp *chip)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
int timeout;
|
|
|
|
|
|
|
|
/* reset powerdoewn */
|
|
|
|
if (atiixp_update(chip, CMD, ATI_REG_CMD_POWERDOWN, 0))
|
|
|
|
udelay(10);
|
|
|
|
|
|
|
|
/* perform a software reset */
|
|
|
|
atiixp_update(chip, CMD, ATI_REG_CMD_AC_SOFT_RESET, ATI_REG_CMD_AC_SOFT_RESET);
|
|
|
|
atiixp_read(chip, CMD);
|
|
|
|
udelay(10);
|
|
|
|
atiixp_update(chip, CMD, ATI_REG_CMD_AC_SOFT_RESET, 0);
|
|
|
|
|
|
|
|
timeout = 10;
|
|
|
|
while (! (atiixp_read(chip, CMD) & ATI_REG_CMD_ACLINK_ACTIVE)) {
|
|
|
|
/* do a hard reset */
|
|
|
|
atiixp_update(chip, CMD, ATI_REG_CMD_AC_SYNC|ATI_REG_CMD_AC_RESET,
|
|
|
|
ATI_REG_CMD_AC_SYNC);
|
|
|
|
atiixp_read(chip, CMD);
|
2005-11-17 14:02:23 +00:00
|
|
|
mdelay(1);
|
2005-04-16 22:20:36 +00:00
|
|
|
atiixp_update(chip, CMD, ATI_REG_CMD_AC_RESET, ATI_REG_CMD_AC_RESET);
|
2011-03-11 14:45:32 +00:00
|
|
|
if (!--timeout) {
|
2014-02-25 11:54:24 +00:00
|
|
|
dev_err(chip->card->dev, "codec reset timeout\n");
|
2005-04-16 22:20:36 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* deassert RESET and assert SYNC to make sure */
|
|
|
|
atiixp_update(chip, CMD, ATI_REG_CMD_AC_SYNC|ATI_REG_CMD_AC_RESET,
|
|
|
|
ATI_REG_CMD_AC_SYNC|ATI_REG_CMD_AC_RESET);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-08-14 16:12:04 +00:00
|
|
|
#ifdef CONFIG_PM_SLEEP
|
2005-11-17 14:02:23 +00:00
|
|
|
static int snd_atiixp_aclink_down(struct atiixp *chip)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
// if (atiixp_read(chip, MODEM_MIRROR) & 0x1) /* modem running, too? */
|
|
|
|
// return -EBUSY;
|
|
|
|
atiixp_update(chip, CMD,
|
|
|
|
ATI_REG_CMD_POWERDOWN | ATI_REG_CMD_AC_RESET,
|
|
|
|
ATI_REG_CMD_POWERDOWN);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* auto-detection of codecs
|
|
|
|
*
|
|
|
|
* the IXP chip can generate interrupts for the non-existing codecs.
|
|
|
|
* NEW_FRAME interrupt is used to make sure that the interrupt is generated
|
|
|
|
* even if all three codecs are connected.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define ALL_CODEC_NOT_READY \
|
|
|
|
(ATI_REG_ISR_CODEC0_NOT_READY |\
|
|
|
|
ATI_REG_ISR_CODEC1_NOT_READY |\
|
|
|
|
ATI_REG_ISR_CODEC2_NOT_READY)
|
|
|
|
#define CODEC_CHECK_BITS (ALL_CODEC_NOT_READY|ATI_REG_ISR_NEW_FRAME)
|
|
|
|
|
2012-12-06 17:35:10 +00:00
|
|
|
static int ac97_probing_bugs(struct pci_dev *pci)
|
2006-11-20 15:35:18 +00:00
|
|
|
{
|
2006-11-24 14:35:18 +00:00
|
|
|
const struct snd_pci_quirk *q;
|
|
|
|
|
|
|
|
q = snd_pci_quirk_lookup(pci, atiixp_quirks);
|
|
|
|
if (q) {
|
2014-02-25 11:54:24 +00:00
|
|
|
dev_dbg(&pci->dev, "atiixp quirk for %s. Forcing codec %d\n",
|
|
|
|
snd_pci_quirk_name(q), q->value);
|
2006-11-24 14:35:18 +00:00
|
|
|
return q->value;
|
2006-11-20 15:35:18 +00:00
|
|
|
}
|
|
|
|
/* this hardware doesn't need workarounds. Probe for codec */
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
2012-12-06 17:35:10 +00:00
|
|
|
static int snd_atiixp_codec_detect(struct atiixp *chip)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
int timeout;
|
|
|
|
|
|
|
|
chip->codec_not_ready_bits = 0;
|
2006-11-20 15:35:18 +00:00
|
|
|
if (ac97_codec == -1)
|
|
|
|
ac97_codec = ac97_probing_bugs(chip->pci);
|
|
|
|
if (ac97_codec >= 0) {
|
|
|
|
chip->codec_not_ready_bits |=
|
|
|
|
CODEC_CHECK_BITS ^ (1 << (ac97_codec + 10));
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2005-04-16 22:20:36 +00:00
|
|
|
atiixp_write(chip, IER, CODEC_CHECK_BITS);
|
|
|
|
/* wait for the interrupts */
|
2005-11-17 09:35:53 +00:00
|
|
|
timeout = 50;
|
2005-04-16 22:20:36 +00:00
|
|
|
while (timeout-- > 0) {
|
2005-11-17 14:02:23 +00:00
|
|
|
mdelay(1);
|
2005-04-16 22:20:36 +00:00
|
|
|
if (chip->codec_not_ready_bits)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
atiixp_write(chip, IER, 0); /* disable irqs */
|
|
|
|
|
|
|
|
if ((chip->codec_not_ready_bits & ALL_CODEC_NOT_READY) == ALL_CODEC_NOT_READY) {
|
2014-02-25 11:54:24 +00:00
|
|
|
dev_err(chip->card->dev, "no codec detected!\n");
|
2005-04-16 22:20:36 +00:00
|
|
|
return -ENXIO;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* enable DMA and irqs
|
|
|
|
*/
|
2005-11-17 14:02:23 +00:00
|
|
|
static int snd_atiixp_chip_start(struct atiixp *chip)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
unsigned int reg;
|
|
|
|
|
|
|
|
/* set up spdif, enable burst mode */
|
|
|
|
reg = atiixp_read(chip, CMD);
|
|
|
|
reg |= 0x02 << ATI_REG_CMD_SPDF_THRESHOLD_SHIFT;
|
|
|
|
reg |= ATI_REG_CMD_BURST_EN;
|
|
|
|
atiixp_write(chip, CMD, reg);
|
|
|
|
|
|
|
|
reg = atiixp_read(chip, SPDF_CMD);
|
|
|
|
reg &= ~(ATI_REG_SPDF_CMD_LFSR|ATI_REG_SPDF_CMD_SINGLE_CH);
|
|
|
|
atiixp_write(chip, SPDF_CMD, reg);
|
|
|
|
|
|
|
|
/* clear all interrupt source */
|
|
|
|
atiixp_write(chip, ISR, 0xffffffff);
|
|
|
|
/* enable irqs */
|
|
|
|
atiixp_write(chip, IER,
|
|
|
|
ATI_REG_IER_IO_STATUS_EN |
|
|
|
|
ATI_REG_IER_IN_XRUN_EN |
|
|
|
|
ATI_REG_IER_OUT_XRUN_EN |
|
|
|
|
ATI_REG_IER_SPDF_XRUN_EN |
|
|
|
|
ATI_REG_IER_SPDF_STATUS_EN);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* disable DMA and IRQs
|
|
|
|
*/
|
2005-11-17 14:02:23 +00:00
|
|
|
static int snd_atiixp_chip_stop(struct atiixp *chip)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
/* clear interrupt source */
|
|
|
|
atiixp_write(chip, ISR, atiixp_read(chip, ISR));
|
|
|
|
/* disable irqs */
|
|
|
|
atiixp_write(chip, IER, 0);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* PCM section
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* pointer callback simplly reads XXX_DMA_DT_CUR register as the current
|
|
|
|
* position. when SG-buffer is implemented, the offset must be calculated
|
|
|
|
* correctly...
|
|
|
|
*/
|
2005-11-17 14:02:23 +00:00
|
|
|
static snd_pcm_uframes_t snd_atiixp_pcm_pointer(struct snd_pcm_substream *substream)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp *chip = snd_pcm_substream_chip(substream);
|
|
|
|
struct snd_pcm_runtime *runtime = substream->runtime;
|
|
|
|
struct atiixp_dma *dma = runtime->private_data;
|
2005-04-16 22:20:36 +00:00
|
|
|
unsigned int curptr;
|
|
|
|
int timeout = 1000;
|
|
|
|
|
|
|
|
while (timeout--) {
|
|
|
|
curptr = readl(chip->remap_addr + dma->ops->dt_cur);
|
|
|
|
if (curptr < dma->buf_addr)
|
|
|
|
continue;
|
|
|
|
curptr -= dma->buf_addr;
|
|
|
|
if (curptr >= dma->buf_bytes)
|
|
|
|
continue;
|
|
|
|
return bytes_to_frames(runtime, curptr);
|
|
|
|
}
|
2014-02-25 11:54:24 +00:00
|
|
|
dev_dbg(chip->card->dev, "invalid DMA pointer read 0x%x (buf=%x)\n",
|
2005-04-16 22:20:36 +00:00
|
|
|
readl(chip->remap_addr + dma->ops->dt_cur), dma->buf_addr);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* XRUN detected, and stop the PCM substream
|
|
|
|
*/
|
2005-11-17 14:02:23 +00:00
|
|
|
static void snd_atiixp_xrun_dma(struct atiixp *chip, struct atiixp_dma *dma)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
if (! dma->substream || ! dma->running)
|
|
|
|
return;
|
2014-02-25 11:54:24 +00:00
|
|
|
dev_dbg(chip->card->dev, "XRUN detected (DMA %d)\n", dma->ops->type);
|
2014-11-07 16:08:28 +00:00
|
|
|
snd_pcm_stop_xrun(dma->substream);
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* the period ack. update the substream.
|
|
|
|
*/
|
2005-11-17 14:02:23 +00:00
|
|
|
static void snd_atiixp_update_dma(struct atiixp *chip, struct atiixp_dma *dma)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
if (! dma->substream || ! dma->running)
|
|
|
|
return;
|
|
|
|
snd_pcm_period_elapsed(dma->substream);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* set BUS_BUSY interrupt bit if any DMA is running */
|
|
|
|
/* call with spinlock held */
|
2005-11-17 14:02:23 +00:00
|
|
|
static void snd_atiixp_check_bus_busy(struct atiixp *chip)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
unsigned int bus_busy;
|
|
|
|
if (atiixp_read(chip, CMD) & (ATI_REG_CMD_SEND_EN |
|
|
|
|
ATI_REG_CMD_RECEIVE_EN |
|
|
|
|
ATI_REG_CMD_SPDF_OUT_EN))
|
|
|
|
bus_busy = ATI_REG_IER_SET_BUS_BUSY;
|
|
|
|
else
|
|
|
|
bus_busy = 0;
|
|
|
|
atiixp_update(chip, IER, ATI_REG_IER_SET_BUS_BUSY, bus_busy);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* common trigger callback
|
|
|
|
* calling the lowlevel callbacks in it
|
|
|
|
*/
|
2005-11-17 14:02:23 +00:00
|
|
|
static int snd_atiixp_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp *chip = snd_pcm_substream_chip(substream);
|
|
|
|
struct atiixp_dma *dma = substream->runtime->private_data;
|
2005-04-16 22:20:36 +00:00
|
|
|
int err = 0;
|
|
|
|
|
2008-08-08 15:12:14 +00:00
|
|
|
if (snd_BUG_ON(!dma->ops->enable_transfer ||
|
|
|
|
!dma->ops->flush_dma))
|
|
|
|
return -EINVAL;
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
spin_lock(&chip->reg_lock);
|
|
|
|
switch (cmd) {
|
|
|
|
case SNDRV_PCM_TRIGGER_START:
|
2005-08-18 11:43:12 +00:00
|
|
|
case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
|
|
|
|
case SNDRV_PCM_TRIGGER_RESUME:
|
2019-01-11 16:57:29 +00:00
|
|
|
if (dma->running && dma->suspended &&
|
|
|
|
cmd == SNDRV_PCM_TRIGGER_RESUME)
|
|
|
|
writel(dma->saved_curptr, chip->remap_addr +
|
|
|
|
dma->ops->dt_cur);
|
2005-04-16 22:20:36 +00:00
|
|
|
dma->ops->enable_transfer(chip, 1);
|
|
|
|
dma->running = 1;
|
2005-08-18 11:43:12 +00:00
|
|
|
dma->suspended = 0;
|
2005-04-16 22:20:36 +00:00
|
|
|
break;
|
|
|
|
case SNDRV_PCM_TRIGGER_STOP:
|
2005-08-18 11:43:12 +00:00
|
|
|
case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
|
|
|
|
case SNDRV_PCM_TRIGGER_SUSPEND:
|
2019-01-11 16:57:29 +00:00
|
|
|
dma->suspended = cmd == SNDRV_PCM_TRIGGER_SUSPEND;
|
|
|
|
if (dma->running && dma->suspended)
|
|
|
|
dma->saved_curptr = readl(chip->remap_addr +
|
|
|
|
dma->ops->dt_cur);
|
2005-04-16 22:20:36 +00:00
|
|
|
dma->ops->enable_transfer(chip, 0);
|
|
|
|
dma->running = 0;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
err = -EINVAL;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
if (! err) {
|
|
|
|
snd_atiixp_check_bus_busy(chip);
|
|
|
|
if (cmd == SNDRV_PCM_TRIGGER_STOP) {
|
|
|
|
dma->ops->flush_dma(chip);
|
|
|
|
snd_atiixp_check_bus_busy(chip);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
spin_unlock(&chip->reg_lock);
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* lowlevel callbacks for each DMA type
|
|
|
|
*
|
|
|
|
* every callback is supposed to be called in chip->reg_lock spinlock
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* flush FIFO of analog OUT DMA */
|
2005-11-17 14:02:23 +00:00
|
|
|
static void atiixp_out_flush_dma(struct atiixp *chip)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
atiixp_write(chip, FIFO_FLUSH, ATI_REG_FIFO_OUT_FLUSH);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* enable/disable analog OUT DMA */
|
2005-11-17 14:02:23 +00:00
|
|
|
static void atiixp_out_enable_dma(struct atiixp *chip, int on)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
unsigned int data;
|
|
|
|
data = atiixp_read(chip, CMD);
|
|
|
|
if (on) {
|
|
|
|
if (data & ATI_REG_CMD_OUT_DMA_EN)
|
|
|
|
return;
|
|
|
|
atiixp_out_flush_dma(chip);
|
|
|
|
data |= ATI_REG_CMD_OUT_DMA_EN;
|
|
|
|
} else
|
|
|
|
data &= ~ATI_REG_CMD_OUT_DMA_EN;
|
|
|
|
atiixp_write(chip, CMD, data);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* start/stop transfer over OUT DMA */
|
2005-11-17 14:02:23 +00:00
|
|
|
static void atiixp_out_enable_transfer(struct atiixp *chip, int on)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
atiixp_update(chip, CMD, ATI_REG_CMD_SEND_EN,
|
|
|
|
on ? ATI_REG_CMD_SEND_EN : 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* enable/disable analog IN DMA */
|
2005-11-17 14:02:23 +00:00
|
|
|
static void atiixp_in_enable_dma(struct atiixp *chip, int on)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
atiixp_update(chip, CMD, ATI_REG_CMD_IN_DMA_EN,
|
|
|
|
on ? ATI_REG_CMD_IN_DMA_EN : 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* start/stop analog IN DMA */
|
2005-11-17 14:02:23 +00:00
|
|
|
static void atiixp_in_enable_transfer(struct atiixp *chip, int on)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
if (on) {
|
|
|
|
unsigned int data = atiixp_read(chip, CMD);
|
|
|
|
if (! (data & ATI_REG_CMD_RECEIVE_EN)) {
|
|
|
|
data |= ATI_REG_CMD_RECEIVE_EN;
|
|
|
|
#if 0 /* FIXME: this causes the endless loop */
|
|
|
|
/* wait until slot 3/4 are finished */
|
|
|
|
while ((atiixp_read(chip, COUNTER) &
|
|
|
|
ATI_REG_COUNTER_SLOT) != 5)
|
|
|
|
;
|
|
|
|
#endif
|
|
|
|
atiixp_write(chip, CMD, data);
|
|
|
|
}
|
|
|
|
} else
|
|
|
|
atiixp_update(chip, CMD, ATI_REG_CMD_RECEIVE_EN, 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* flush FIFO of analog IN DMA */
|
2005-11-17 14:02:23 +00:00
|
|
|
static void atiixp_in_flush_dma(struct atiixp *chip)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
atiixp_write(chip, FIFO_FLUSH, ATI_REG_FIFO_IN_FLUSH);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* enable/disable SPDIF OUT DMA */
|
2005-11-17 14:02:23 +00:00
|
|
|
static void atiixp_spdif_enable_dma(struct atiixp *chip, int on)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
atiixp_update(chip, CMD, ATI_REG_CMD_SPDF_DMA_EN,
|
|
|
|
on ? ATI_REG_CMD_SPDF_DMA_EN : 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* start/stop SPDIF OUT DMA */
|
2005-11-17 14:02:23 +00:00
|
|
|
static void atiixp_spdif_enable_transfer(struct atiixp *chip, int on)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
unsigned int data;
|
|
|
|
data = atiixp_read(chip, CMD);
|
|
|
|
if (on)
|
|
|
|
data |= ATI_REG_CMD_SPDF_OUT_EN;
|
|
|
|
else
|
|
|
|
data &= ~ATI_REG_CMD_SPDF_OUT_EN;
|
|
|
|
atiixp_write(chip, CMD, data);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* flush FIFO of SPDIF OUT DMA */
|
2005-11-17 14:02:23 +00:00
|
|
|
static void atiixp_spdif_flush_dma(struct atiixp *chip)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
int timeout;
|
|
|
|
|
|
|
|
/* DMA off, transfer on */
|
|
|
|
atiixp_spdif_enable_dma(chip, 0);
|
|
|
|
atiixp_spdif_enable_transfer(chip, 1);
|
|
|
|
|
|
|
|
timeout = 100;
|
|
|
|
do {
|
|
|
|
if (! (atiixp_read(chip, SPDF_DMA_DT_SIZE) & ATI_REG_DMA_FIFO_USED))
|
|
|
|
break;
|
|
|
|
udelay(1);
|
|
|
|
} while (timeout-- > 0);
|
|
|
|
|
|
|
|
atiixp_spdif_enable_transfer(chip, 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* set up slots and formats for SPDIF OUT */
|
2005-11-17 14:02:23 +00:00
|
|
|
static int snd_atiixp_spdif_prepare(struct snd_pcm_substream *substream)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp *chip = snd_pcm_substream_chip(substream);
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
spin_lock_irq(&chip->reg_lock);
|
|
|
|
if (chip->spdif_over_aclink) {
|
|
|
|
unsigned int data;
|
|
|
|
/* enable slots 10/11 */
|
|
|
|
atiixp_update(chip, CMD, ATI_REG_CMD_SPDF_CONFIG_MASK,
|
|
|
|
ATI_REG_CMD_SPDF_CONFIG_01);
|
|
|
|
data = atiixp_read(chip, OUT_DMA_SLOT) & ~ATI_REG_OUT_DMA_SLOT_MASK;
|
|
|
|
data |= ATI_REG_OUT_DMA_SLOT_BIT(10) |
|
|
|
|
ATI_REG_OUT_DMA_SLOT_BIT(11);
|
|
|
|
data |= 0x04 << ATI_REG_OUT_DMA_THRESHOLD_SHIFT;
|
|
|
|
atiixp_write(chip, OUT_DMA_SLOT, data);
|
|
|
|
atiixp_update(chip, CMD, ATI_REG_CMD_INTERLEAVE_OUT,
|
|
|
|
substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE ?
|
|
|
|
ATI_REG_CMD_INTERLEAVE_OUT : 0);
|
|
|
|
} else {
|
|
|
|
atiixp_update(chip, CMD, ATI_REG_CMD_SPDF_CONFIG_MASK, 0);
|
|
|
|
atiixp_update(chip, CMD, ATI_REG_CMD_INTERLEAVE_SPDF, 0);
|
|
|
|
}
|
|
|
|
spin_unlock_irq(&chip->reg_lock);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* set up slots and formats for analog OUT */
|
2005-11-17 14:02:23 +00:00
|
|
|
static int snd_atiixp_playback_prepare(struct snd_pcm_substream *substream)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp *chip = snd_pcm_substream_chip(substream);
|
2005-04-16 22:20:36 +00:00
|
|
|
unsigned int data;
|
|
|
|
|
|
|
|
spin_lock_irq(&chip->reg_lock);
|
|
|
|
data = atiixp_read(chip, OUT_DMA_SLOT) & ~ATI_REG_OUT_DMA_SLOT_MASK;
|
|
|
|
switch (substream->runtime->channels) {
|
|
|
|
case 8:
|
|
|
|
data |= ATI_REG_OUT_DMA_SLOT_BIT(10) |
|
|
|
|
ATI_REG_OUT_DMA_SLOT_BIT(11);
|
2020-07-08 20:32:36 +00:00
|
|
|
fallthrough;
|
2005-04-16 22:20:36 +00:00
|
|
|
case 6:
|
|
|
|
data |= ATI_REG_OUT_DMA_SLOT_BIT(7) |
|
|
|
|
ATI_REG_OUT_DMA_SLOT_BIT(8);
|
2020-07-08 20:32:36 +00:00
|
|
|
fallthrough;
|
2005-04-16 22:20:36 +00:00
|
|
|
case 4:
|
|
|
|
data |= ATI_REG_OUT_DMA_SLOT_BIT(6) |
|
|
|
|
ATI_REG_OUT_DMA_SLOT_BIT(9);
|
2020-07-08 20:32:36 +00:00
|
|
|
fallthrough;
|
2005-04-16 22:20:36 +00:00
|
|
|
default:
|
|
|
|
data |= ATI_REG_OUT_DMA_SLOT_BIT(3) |
|
|
|
|
ATI_REG_OUT_DMA_SLOT_BIT(4);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* set output threshold */
|
|
|
|
data |= 0x04 << ATI_REG_OUT_DMA_THRESHOLD_SHIFT;
|
|
|
|
atiixp_write(chip, OUT_DMA_SLOT, data);
|
|
|
|
|
|
|
|
atiixp_update(chip, CMD, ATI_REG_CMD_INTERLEAVE_OUT,
|
|
|
|
substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE ?
|
|
|
|
ATI_REG_CMD_INTERLEAVE_OUT : 0);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* enable 6 channel re-ordering bit if needed
|
|
|
|
*/
|
|
|
|
atiixp_update(chip, 6CH_REORDER, ATI_REG_6CH_REORDER_EN,
|
|
|
|
substream->runtime->channels >= 6 ? ATI_REG_6CH_REORDER_EN: 0);
|
|
|
|
|
|
|
|
spin_unlock_irq(&chip->reg_lock);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* set up slots and formats for analog IN */
|
2005-11-17 14:02:23 +00:00
|
|
|
static int snd_atiixp_capture_prepare(struct snd_pcm_substream *substream)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp *chip = snd_pcm_substream_chip(substream);
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
spin_lock_irq(&chip->reg_lock);
|
|
|
|
atiixp_update(chip, CMD, ATI_REG_CMD_INTERLEAVE_IN,
|
|
|
|
substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE ?
|
|
|
|
ATI_REG_CMD_INTERLEAVE_IN : 0);
|
|
|
|
spin_unlock_irq(&chip->reg_lock);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* hw_params - allocate the buffer and set up buffer descriptors
|
|
|
|
*/
|
2005-11-17 14:02:23 +00:00
|
|
|
static int snd_atiixp_pcm_hw_params(struct snd_pcm_substream *substream,
|
|
|
|
struct snd_pcm_hw_params *hw_params)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp *chip = snd_pcm_substream_chip(substream);
|
|
|
|
struct atiixp_dma *dma = substream->runtime->private_data;
|
2005-04-16 22:20:36 +00:00
|
|
|
int err;
|
|
|
|
|
|
|
|
dma->buf_addr = substream->runtime->dma_addr;
|
|
|
|
dma->buf_bytes = params_buffer_bytes(hw_params);
|
|
|
|
|
|
|
|
err = atiixp_build_dma_packets(chip, dma, substream,
|
|
|
|
params_periods(hw_params),
|
|
|
|
params_period_bytes(hw_params));
|
|
|
|
if (err < 0)
|
|
|
|
return err;
|
|
|
|
|
|
|
|
if (dma->ac97_pcm_type >= 0) {
|
|
|
|
struct ac97_pcm *pcm = chip->pcms[dma->ac97_pcm_type];
|
|
|
|
/* PCM is bound to AC97 codec(s)
|
|
|
|
* set up the AC97 codecs
|
|
|
|
*/
|
|
|
|
if (dma->pcm_open_flag) {
|
|
|
|
snd_ac97_pcm_close(pcm);
|
|
|
|
dma->pcm_open_flag = 0;
|
|
|
|
}
|
|
|
|
err = snd_ac97_pcm_open(pcm, params_rate(hw_params),
|
|
|
|
params_channels(hw_params),
|
|
|
|
pcm->r[0].slots);
|
|
|
|
if (err >= 0)
|
|
|
|
dma->pcm_open_flag = 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
2005-11-17 14:02:23 +00:00
|
|
|
static int snd_atiixp_pcm_hw_free(struct snd_pcm_substream *substream)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp *chip = snd_pcm_substream_chip(substream);
|
|
|
|
struct atiixp_dma *dma = substream->runtime->private_data;
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
if (dma->pcm_open_flag) {
|
|
|
|
struct ac97_pcm *pcm = chip->pcms[dma->ac97_pcm_type];
|
|
|
|
snd_ac97_pcm_close(pcm);
|
|
|
|
dma->pcm_open_flag = 0;
|
|
|
|
}
|
|
|
|
atiixp_clear_dma_packets(chip, dma, substream);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* pcm hardware definition, identical for all DMA types
|
|
|
|
*/
|
2017-08-12 15:31:28 +00:00
|
|
|
static const struct snd_pcm_hardware snd_atiixp_pcm_hw =
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
.info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
|
|
|
|
SNDRV_PCM_INFO_BLOCK_TRANSFER |
|
2005-08-18 11:43:12 +00:00
|
|
|
SNDRV_PCM_INFO_PAUSE |
|
2005-04-16 22:20:36 +00:00
|
|
|
SNDRV_PCM_INFO_RESUME |
|
|
|
|
SNDRV_PCM_INFO_MMAP_VALID),
|
|
|
|
.formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
|
|
|
|
.rates = SNDRV_PCM_RATE_48000,
|
|
|
|
.rate_min = 48000,
|
|
|
|
.rate_max = 48000,
|
|
|
|
.channels_min = 2,
|
|
|
|
.channels_max = 2,
|
|
|
|
.buffer_bytes_max = 256 * 1024,
|
|
|
|
.period_bytes_min = 32,
|
|
|
|
.period_bytes_max = 128 * 1024,
|
|
|
|
.periods_min = 2,
|
|
|
|
.periods_max = ATI_MAX_DESCRIPTORS,
|
|
|
|
};
|
|
|
|
|
2005-11-17 14:02:23 +00:00
|
|
|
static int snd_atiixp_pcm_open(struct snd_pcm_substream *substream,
|
|
|
|
struct atiixp_dma *dma, int pcm_type)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp *chip = snd_pcm_substream_chip(substream);
|
|
|
|
struct snd_pcm_runtime *runtime = substream->runtime;
|
2005-04-16 22:20:36 +00:00
|
|
|
int err;
|
|
|
|
|
2008-08-08 15:12:14 +00:00
|
|
|
if (snd_BUG_ON(!dma->ops || !dma->ops->enable_dma))
|
|
|
|
return -EINVAL;
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
if (dma->opened)
|
|
|
|
return -EBUSY;
|
|
|
|
dma->substream = substream;
|
|
|
|
runtime->hw = snd_atiixp_pcm_hw;
|
|
|
|
dma->ac97_pcm_type = pcm_type;
|
|
|
|
if (pcm_type >= 0) {
|
|
|
|
runtime->hw.rates = chip->pcms[pcm_type]->rates;
|
|
|
|
snd_pcm_limit_hw_rates(runtime);
|
|
|
|
} else {
|
|
|
|
/* direct SPDIF */
|
|
|
|
runtime->hw.formats = SNDRV_PCM_FMTBIT_IEC958_SUBFRAME_LE;
|
|
|
|
}
|
2021-06-08 14:04:53 +00:00
|
|
|
err = snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
|
|
|
|
if (err < 0)
|
2005-04-16 22:20:36 +00:00
|
|
|
return err;
|
|
|
|
runtime->private_data = dma;
|
|
|
|
|
|
|
|
/* enable DMA bits */
|
|
|
|
spin_lock_irq(&chip->reg_lock);
|
|
|
|
dma->ops->enable_dma(chip, 1);
|
|
|
|
spin_unlock_irq(&chip->reg_lock);
|
|
|
|
dma->opened = 1;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2005-11-17 14:02:23 +00:00
|
|
|
static int snd_atiixp_pcm_close(struct snd_pcm_substream *substream,
|
|
|
|
struct atiixp_dma *dma)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp *chip = snd_pcm_substream_chip(substream);
|
2005-04-16 22:20:36 +00:00
|
|
|
/* disable DMA bits */
|
2008-08-08 15:12:14 +00:00
|
|
|
if (snd_BUG_ON(!dma->ops || !dma->ops->enable_dma))
|
|
|
|
return -EINVAL;
|
2005-04-16 22:20:36 +00:00
|
|
|
spin_lock_irq(&chip->reg_lock);
|
|
|
|
dma->ops->enable_dma(chip, 0);
|
|
|
|
spin_unlock_irq(&chip->reg_lock);
|
|
|
|
dma->substream = NULL;
|
|
|
|
dma->opened = 0;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
*/
|
2005-11-17 14:02:23 +00:00
|
|
|
static int snd_atiixp_playback_open(struct snd_pcm_substream *substream)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp *chip = snd_pcm_substream_chip(substream);
|
2005-04-16 22:20:36 +00:00
|
|
|
int err;
|
|
|
|
|
2006-01-16 15:34:20 +00:00
|
|
|
mutex_lock(&chip->open_mutex);
|
2005-04-16 22:20:36 +00:00
|
|
|
err = snd_atiixp_pcm_open(substream, &chip->dmas[ATI_DMA_PLAYBACK], 0);
|
2006-01-16 15:34:20 +00:00
|
|
|
mutex_unlock(&chip->open_mutex);
|
2005-04-16 22:20:36 +00:00
|
|
|
if (err < 0)
|
|
|
|
return err;
|
|
|
|
substream->runtime->hw.channels_max = chip->max_channels;
|
|
|
|
if (chip->max_channels > 2)
|
|
|
|
/* channels must be even */
|
|
|
|
snd_pcm_hw_constraint_step(substream->runtime, 0,
|
|
|
|
SNDRV_PCM_HW_PARAM_CHANNELS, 2);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2005-11-17 14:02:23 +00:00
|
|
|
static int snd_atiixp_playback_close(struct snd_pcm_substream *substream)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp *chip = snd_pcm_substream_chip(substream);
|
2005-04-16 22:20:36 +00:00
|
|
|
int err;
|
2006-01-16 15:34:20 +00:00
|
|
|
mutex_lock(&chip->open_mutex);
|
2005-04-16 22:20:36 +00:00
|
|
|
err = snd_atiixp_pcm_close(substream, &chip->dmas[ATI_DMA_PLAYBACK]);
|
2006-01-16 15:34:20 +00:00
|
|
|
mutex_unlock(&chip->open_mutex);
|
2005-04-16 22:20:36 +00:00
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
2005-11-17 14:02:23 +00:00
|
|
|
static int snd_atiixp_capture_open(struct snd_pcm_substream *substream)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp *chip = snd_pcm_substream_chip(substream);
|
2005-04-16 22:20:36 +00:00
|
|
|
return snd_atiixp_pcm_open(substream, &chip->dmas[ATI_DMA_CAPTURE], 1);
|
|
|
|
}
|
|
|
|
|
2005-11-17 14:02:23 +00:00
|
|
|
static int snd_atiixp_capture_close(struct snd_pcm_substream *substream)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp *chip = snd_pcm_substream_chip(substream);
|
2005-04-16 22:20:36 +00:00
|
|
|
return snd_atiixp_pcm_close(substream, &chip->dmas[ATI_DMA_CAPTURE]);
|
|
|
|
}
|
|
|
|
|
2005-11-17 14:02:23 +00:00
|
|
|
static int snd_atiixp_spdif_open(struct snd_pcm_substream *substream)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp *chip = snd_pcm_substream_chip(substream);
|
2005-04-16 22:20:36 +00:00
|
|
|
int err;
|
2006-01-16 15:34:20 +00:00
|
|
|
mutex_lock(&chip->open_mutex);
|
2005-04-16 22:20:36 +00:00
|
|
|
if (chip->spdif_over_aclink) /* share DMA_PLAYBACK */
|
|
|
|
err = snd_atiixp_pcm_open(substream, &chip->dmas[ATI_DMA_PLAYBACK], 2);
|
|
|
|
else
|
|
|
|
err = snd_atiixp_pcm_open(substream, &chip->dmas[ATI_DMA_SPDIF], -1);
|
2006-01-16 15:34:20 +00:00
|
|
|
mutex_unlock(&chip->open_mutex);
|
2005-04-16 22:20:36 +00:00
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
2005-11-17 14:02:23 +00:00
|
|
|
static int snd_atiixp_spdif_close(struct snd_pcm_substream *substream)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp *chip = snd_pcm_substream_chip(substream);
|
2005-04-16 22:20:36 +00:00
|
|
|
int err;
|
2006-01-16 15:34:20 +00:00
|
|
|
mutex_lock(&chip->open_mutex);
|
2005-04-16 22:20:36 +00:00
|
|
|
if (chip->spdif_over_aclink)
|
|
|
|
err = snd_atiixp_pcm_close(substream, &chip->dmas[ATI_DMA_PLAYBACK]);
|
|
|
|
else
|
|
|
|
err = snd_atiixp_pcm_close(substream, &chip->dmas[ATI_DMA_SPDIF]);
|
2006-01-16 15:34:20 +00:00
|
|
|
mutex_unlock(&chip->open_mutex);
|
2005-04-16 22:20:36 +00:00
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* AC97 playback */
|
2016-09-01 22:13:10 +00:00
|
|
|
static const struct snd_pcm_ops snd_atiixp_playback_ops = {
|
2005-04-16 22:20:36 +00:00
|
|
|
.open = snd_atiixp_playback_open,
|
|
|
|
.close = snd_atiixp_playback_close,
|
|
|
|
.hw_params = snd_atiixp_pcm_hw_params,
|
|
|
|
.hw_free = snd_atiixp_pcm_hw_free,
|
|
|
|
.prepare = snd_atiixp_playback_prepare,
|
|
|
|
.trigger = snd_atiixp_pcm_trigger,
|
|
|
|
.pointer = snd_atiixp_pcm_pointer,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* AC97 capture */
|
2016-09-01 22:13:10 +00:00
|
|
|
static const struct snd_pcm_ops snd_atiixp_capture_ops = {
|
2005-04-16 22:20:36 +00:00
|
|
|
.open = snd_atiixp_capture_open,
|
|
|
|
.close = snd_atiixp_capture_close,
|
|
|
|
.hw_params = snd_atiixp_pcm_hw_params,
|
|
|
|
.hw_free = snd_atiixp_pcm_hw_free,
|
|
|
|
.prepare = snd_atiixp_capture_prepare,
|
|
|
|
.trigger = snd_atiixp_pcm_trigger,
|
|
|
|
.pointer = snd_atiixp_pcm_pointer,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* SPDIF playback */
|
2016-09-01 22:13:10 +00:00
|
|
|
static const struct snd_pcm_ops snd_atiixp_spdif_ops = {
|
2005-04-16 22:20:36 +00:00
|
|
|
.open = snd_atiixp_spdif_open,
|
|
|
|
.close = snd_atiixp_spdif_close,
|
|
|
|
.hw_params = snd_atiixp_pcm_hw_params,
|
|
|
|
.hw_free = snd_atiixp_pcm_hw_free,
|
|
|
|
.prepare = snd_atiixp_spdif_prepare,
|
|
|
|
.trigger = snd_atiixp_pcm_trigger,
|
|
|
|
.pointer = snd_atiixp_pcm_pointer,
|
|
|
|
};
|
|
|
|
|
2017-08-23 12:09:27 +00:00
|
|
|
static const struct ac97_pcm atiixp_pcm_defs[] = {
|
2005-04-16 22:20:36 +00:00
|
|
|
/* front PCM */
|
|
|
|
{
|
|
|
|
.exclusive = 1,
|
|
|
|
.r = { {
|
|
|
|
.slots = (1 << AC97_SLOT_PCM_LEFT) |
|
|
|
|
(1 << AC97_SLOT_PCM_RIGHT) |
|
|
|
|
(1 << AC97_SLOT_PCM_CENTER) |
|
|
|
|
(1 << AC97_SLOT_PCM_SLEFT) |
|
|
|
|
(1 << AC97_SLOT_PCM_SRIGHT) |
|
|
|
|
(1 << AC97_SLOT_LFE)
|
|
|
|
}
|
|
|
|
}
|
|
|
|
},
|
|
|
|
/* PCM IN #1 */
|
|
|
|
{
|
|
|
|
.stream = 1,
|
|
|
|
.exclusive = 1,
|
|
|
|
.r = { {
|
|
|
|
.slots = (1 << AC97_SLOT_PCM_LEFT) |
|
|
|
|
(1 << AC97_SLOT_PCM_RIGHT)
|
|
|
|
}
|
|
|
|
}
|
|
|
|
},
|
|
|
|
/* S/PDIF OUT (optional) */
|
|
|
|
{
|
|
|
|
.exclusive = 1,
|
|
|
|
.spdif = 1,
|
|
|
|
.r = { {
|
|
|
|
.slots = (1 << AC97_SLOT_SPDIF_LEFT2) |
|
|
|
|
(1 << AC97_SLOT_SPDIF_RIGHT2)
|
|
|
|
}
|
|
|
|
}
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2015-12-30 10:21:57 +00:00
|
|
|
static const struct atiixp_dma_ops snd_atiixp_playback_dma_ops = {
|
2005-04-16 22:20:36 +00:00
|
|
|
.type = ATI_DMA_PLAYBACK,
|
|
|
|
.llp_offset = ATI_REG_OUT_DMA_LINKPTR,
|
|
|
|
.dt_cur = ATI_REG_OUT_DMA_DT_CUR,
|
|
|
|
.enable_dma = atiixp_out_enable_dma,
|
|
|
|
.enable_transfer = atiixp_out_enable_transfer,
|
|
|
|
.flush_dma = atiixp_out_flush_dma,
|
|
|
|
};
|
|
|
|
|
2015-12-30 10:21:57 +00:00
|
|
|
static const struct atiixp_dma_ops snd_atiixp_capture_dma_ops = {
|
2005-04-16 22:20:36 +00:00
|
|
|
.type = ATI_DMA_CAPTURE,
|
|
|
|
.llp_offset = ATI_REG_IN_DMA_LINKPTR,
|
|
|
|
.dt_cur = ATI_REG_IN_DMA_DT_CUR,
|
|
|
|
.enable_dma = atiixp_in_enable_dma,
|
|
|
|
.enable_transfer = atiixp_in_enable_transfer,
|
|
|
|
.flush_dma = atiixp_in_flush_dma,
|
|
|
|
};
|
|
|
|
|
2015-12-30 10:21:57 +00:00
|
|
|
static const struct atiixp_dma_ops snd_atiixp_spdif_dma_ops = {
|
2005-04-16 22:20:36 +00:00
|
|
|
.type = ATI_DMA_SPDIF,
|
|
|
|
.llp_offset = ATI_REG_SPDF_DMA_LINKPTR,
|
|
|
|
.dt_cur = ATI_REG_SPDF_DMA_DT_CUR,
|
|
|
|
.enable_dma = atiixp_spdif_enable_dma,
|
|
|
|
.enable_transfer = atiixp_spdif_enable_transfer,
|
|
|
|
.flush_dma = atiixp_spdif_flush_dma,
|
|
|
|
};
|
|
|
|
|
|
|
|
|
2012-12-06 17:35:10 +00:00
|
|
|
static int snd_atiixp_pcm_new(struct atiixp *chip)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2005-11-17 14:02:23 +00:00
|
|
|
struct snd_pcm *pcm;
|
2012-08-03 16:01:40 +00:00
|
|
|
struct snd_pcm_chmap *chmap;
|
2005-11-17 14:02:23 +00:00
|
|
|
struct snd_ac97_bus *pbus = chip->ac97_bus;
|
2005-04-16 22:20:36 +00:00
|
|
|
int err, i, num_pcms;
|
|
|
|
|
|
|
|
/* initialize constants */
|
|
|
|
chip->dmas[ATI_DMA_PLAYBACK].ops = &snd_atiixp_playback_dma_ops;
|
|
|
|
chip->dmas[ATI_DMA_CAPTURE].ops = &snd_atiixp_capture_dma_ops;
|
|
|
|
if (! chip->spdif_over_aclink)
|
|
|
|
chip->dmas[ATI_DMA_SPDIF].ops = &snd_atiixp_spdif_dma_ops;
|
|
|
|
|
|
|
|
/* assign AC97 pcm */
|
|
|
|
if (chip->spdif_over_aclink)
|
|
|
|
num_pcms = 3;
|
|
|
|
else
|
|
|
|
num_pcms = 2;
|
|
|
|
err = snd_ac97_pcm_assign(pbus, num_pcms, atiixp_pcm_defs);
|
|
|
|
if (err < 0)
|
|
|
|
return err;
|
|
|
|
for (i = 0; i < num_pcms; i++)
|
|
|
|
chip->pcms[i] = &pbus->pcms[i];
|
|
|
|
|
|
|
|
chip->max_channels = 2;
|
|
|
|
if (pbus->pcms[ATI_PCM_OUT].r[0].slots & (1 << AC97_SLOT_PCM_SLEFT)) {
|
|
|
|
if (pbus->pcms[ATI_PCM_OUT].r[0].slots & (1 << AC97_SLOT_LFE))
|
|
|
|
chip->max_channels = 6;
|
|
|
|
else
|
|
|
|
chip->max_channels = 4;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* PCM #0: analog I/O */
|
2005-11-17 14:02:23 +00:00
|
|
|
err = snd_pcm_new(chip->card, "ATI IXP AC97",
|
|
|
|
ATI_PCMDEV_ANALOG, 1, 1, &pcm);
|
2005-04-16 22:20:36 +00:00
|
|
|
if (err < 0)
|
|
|
|
return err;
|
|
|
|
snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_atiixp_playback_ops);
|
|
|
|
snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_atiixp_capture_ops);
|
|
|
|
pcm->private_data = chip;
|
|
|
|
strcpy(pcm->name, "ATI IXP AC97");
|
|
|
|
chip->pcmdevs[ATI_PCMDEV_ANALOG] = pcm;
|
|
|
|
|
2019-12-09 09:48:56 +00:00
|
|
|
snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV,
|
|
|
|
&chip->pci->dev, 64*1024, 128*1024);
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2012-08-03 16:01:40 +00:00
|
|
|
err = snd_pcm_add_chmap_ctls(pcm, SNDRV_PCM_STREAM_PLAYBACK,
|
|
|
|
snd_pcm_alt_chmaps, chip->max_channels, 0,
|
|
|
|
&chmap);
|
|
|
|
if (err < 0)
|
|
|
|
return err;
|
|
|
|
chmap->channel_mask = SND_PCM_CHMAP_MASK_2468;
|
|
|
|
chip->ac97[0]->chmaps[SNDRV_PCM_STREAM_PLAYBACK] = chmap;
|
|
|
|
|
2005-04-16 22:20:36 +00:00
|
|
|
/* no SPDIF support on codec? */
|
|
|
|
if (chip->pcms[ATI_PCM_SPDIF] && ! chip->pcms[ATI_PCM_SPDIF]->rates)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
/* FIXME: non-48k sample rate doesn't work on my test machine with AD1888 */
|
|
|
|
if (chip->pcms[ATI_PCM_SPDIF])
|
|
|
|
chip->pcms[ATI_PCM_SPDIF]->rates = SNDRV_PCM_RATE_48000;
|
|
|
|
|
|
|
|
/* PCM #1: spdif playback */
|
2005-11-17 14:02:23 +00:00
|
|
|
err = snd_pcm_new(chip->card, "ATI IXP IEC958",
|
|
|
|
ATI_PCMDEV_DIGITAL, 1, 0, &pcm);
|
2005-04-16 22:20:36 +00:00
|
|
|
if (err < 0)
|
|
|
|
return err;
|
|
|
|
snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_atiixp_spdif_ops);
|
|
|
|
pcm->private_data = chip;
|
|
|
|
if (chip->spdif_over_aclink)
|
|
|
|
strcpy(pcm->name, "ATI IXP IEC958 (AC97)");
|
|
|
|
else
|
|
|
|
strcpy(pcm->name, "ATI IXP IEC958 (Direct)");
|
|
|
|
chip->pcmdevs[ATI_PCMDEV_DIGITAL] = pcm;
|
|
|
|
|
2019-12-09 09:48:56 +00:00
|
|
|
snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV,
|
|
|
|
&chip->pci->dev, 64*1024, 128*1024);
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
/* pre-select AC97 SPDIF slots 10/11 */
|
|
|
|
for (i = 0; i < NUM_ATI_CODECS; i++) {
|
|
|
|
if (chip->ac97[i])
|
2005-11-17 14:02:23 +00:00
|
|
|
snd_ac97_update_bits(chip->ac97[i],
|
|
|
|
AC97_EXTENDED_STATUS,
|
|
|
|
0x03 << 4, 0x03 << 4);
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* interrupt handler
|
|
|
|
*/
|
IRQ: Maintain regs pointer globally rather than passing to IRQ handlers
Maintain a per-CPU global "struct pt_regs *" variable which can be used instead
of passing regs around manually through all ~1800 interrupt handlers in the
Linux kernel.
The regs pointer is used in few places, but it potentially costs both stack
space and code to pass it around. On the FRV arch, removing the regs parameter
from all the genirq function results in a 20% speed up of the IRQ exit path
(ie: from leaving timer_interrupt() to leaving do_IRQ()).
Where appropriate, an arch may override the generic storage facility and do
something different with the variable. On FRV, for instance, the address is
maintained in GR28 at all times inside the kernel as part of general exception
handling.
Having looked over the code, it appears that the parameter may be handed down
through up to twenty or so layers of functions. Consider a USB character
device attached to a USB hub, attached to a USB controller that posts its
interrupts through a cascaded auxiliary interrupt controller. A character
device driver may want to pass regs to the sysrq handler through the input
layer which adds another few layers of parameter passing.
I've build this code with allyesconfig for x86_64 and i386. I've runtested the
main part of the code on FRV and i386, though I can't test most of the drivers.
I've also done partial conversion for powerpc and MIPS - these at least compile
with minimal configurations.
This will affect all archs. Mostly the changes should be relatively easy.
Take do_IRQ(), store the regs pointer at the beginning, saving the old one:
struct pt_regs *old_regs = set_irq_regs(regs);
And put the old one back at the end:
set_irq_regs(old_regs);
Don't pass regs through to generic_handle_irq() or __do_IRQ().
In timer_interrupt(), this sort of change will be necessary:
- update_process_times(user_mode(regs));
- profile_tick(CPU_PROFILING, regs);
+ update_process_times(user_mode(get_irq_regs()));
+ profile_tick(CPU_PROFILING);
I'd like to move update_process_times()'s use of get_irq_regs() into itself,
except that i386, alone of the archs, uses something other than user_mode().
Some notes on the interrupt handling in the drivers:
(*) input_dev() is now gone entirely. The regs pointer is no longer stored in
the input_dev struct.
(*) finish_unlinks() in drivers/usb/host/ohci-q.c needs checking. It does
something different depending on whether it's been supplied with a regs
pointer or not.
(*) Various IRQ handler function pointers have been moved to type
irq_handler_t.
Signed-Off-By: David Howells <dhowells@redhat.com>
(cherry picked from 1b16e7ac850969f38b375e511e3fa2f474a33867 commit)
2006-10-05 13:55:46 +00:00
|
|
|
static irqreturn_t snd_atiixp_interrupt(int irq, void *dev_id)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp *chip = dev_id;
|
2005-04-16 22:20:36 +00:00
|
|
|
unsigned int status;
|
|
|
|
|
|
|
|
status = atiixp_read(chip, ISR);
|
|
|
|
|
|
|
|
if (! status)
|
|
|
|
return IRQ_NONE;
|
|
|
|
|
|
|
|
/* process audio DMA */
|
|
|
|
if (status & ATI_REG_ISR_OUT_XRUN)
|
|
|
|
snd_atiixp_xrun_dma(chip, &chip->dmas[ATI_DMA_PLAYBACK]);
|
|
|
|
else if (status & ATI_REG_ISR_OUT_STATUS)
|
|
|
|
snd_atiixp_update_dma(chip, &chip->dmas[ATI_DMA_PLAYBACK]);
|
|
|
|
if (status & ATI_REG_ISR_IN_XRUN)
|
|
|
|
snd_atiixp_xrun_dma(chip, &chip->dmas[ATI_DMA_CAPTURE]);
|
|
|
|
else if (status & ATI_REG_ISR_IN_STATUS)
|
|
|
|
snd_atiixp_update_dma(chip, &chip->dmas[ATI_DMA_CAPTURE]);
|
|
|
|
if (! chip->spdif_over_aclink) {
|
|
|
|
if (status & ATI_REG_ISR_SPDF_XRUN)
|
|
|
|
snd_atiixp_xrun_dma(chip, &chip->dmas[ATI_DMA_SPDIF]);
|
|
|
|
else if (status & ATI_REG_ISR_SPDF_STATUS)
|
|
|
|
snd_atiixp_update_dma(chip, &chip->dmas[ATI_DMA_SPDIF]);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* for codec detection */
|
|
|
|
if (status & CODEC_CHECK_BITS) {
|
|
|
|
unsigned int detected;
|
|
|
|
detected = status & CODEC_CHECK_BITS;
|
|
|
|
spin_lock(&chip->reg_lock);
|
|
|
|
chip->codec_not_ready_bits |= detected;
|
|
|
|
atiixp_update(chip, IER, detected, 0); /* disable the detected irqs */
|
|
|
|
spin_unlock(&chip->reg_lock);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* ack */
|
|
|
|
atiixp_write(chip, ISR, status);
|
|
|
|
|
|
|
|
return IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* ac97 mixer section
|
|
|
|
*/
|
|
|
|
|
2015-04-04 20:38:25 +00:00
|
|
|
static const struct ac97_quirk ac97_quirks[] = {
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2005-05-30 12:48:16 +00:00
|
|
|
.subvendor = 0x103c,
|
|
|
|
.subdevice = 0x006b,
|
2005-04-16 22:20:36 +00:00
|
|
|
.name = "HP Pavilion ZV5030US",
|
|
|
|
.type = AC97_TUNE_MUTE_LED
|
|
|
|
},
|
2005-12-06 12:59:12 +00:00
|
|
|
{
|
|
|
|
.subvendor = 0x103c,
|
|
|
|
.subdevice = 0x308b,
|
|
|
|
.name = "HP nx6125",
|
|
|
|
.type = AC97_TUNE_MUTE_LED
|
|
|
|
},
|
2009-04-20 11:09:11 +00:00
|
|
|
{
|
|
|
|
.subvendor = 0x103c,
|
|
|
|
.subdevice = 0x3091,
|
|
|
|
.name = "unknown HP",
|
|
|
|
.type = AC97_TUNE_MUTE_LED
|
|
|
|
},
|
2005-04-16 22:20:36 +00:00
|
|
|
{ } /* terminator */
|
|
|
|
};
|
|
|
|
|
2012-12-06 17:35:10 +00:00
|
|
|
static int snd_atiixp_mixer_new(struct atiixp *chip, int clock,
|
|
|
|
const char *quirk_override)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2005-11-17 14:02:23 +00:00
|
|
|
struct snd_ac97_bus *pbus;
|
|
|
|
struct snd_ac97_template ac97;
|
2005-04-16 22:20:36 +00:00
|
|
|
int i, err;
|
|
|
|
int codec_count;
|
2020-01-03 08:16:43 +00:00
|
|
|
static const struct snd_ac97_bus_ops ops = {
|
2005-04-16 22:20:36 +00:00
|
|
|
.write = snd_atiixp_ac97_write,
|
|
|
|
.read = snd_atiixp_ac97_read,
|
|
|
|
};
|
2020-01-05 14:47:48 +00:00
|
|
|
static const unsigned int codec_skip[NUM_ATI_CODECS] = {
|
2005-04-16 22:20:36 +00:00
|
|
|
ATI_REG_ISR_CODEC0_NOT_READY,
|
|
|
|
ATI_REG_ISR_CODEC1_NOT_READY,
|
|
|
|
ATI_REG_ISR_CODEC2_NOT_READY,
|
|
|
|
};
|
|
|
|
|
|
|
|
if (snd_atiixp_codec_detect(chip) < 0)
|
|
|
|
return -ENXIO;
|
|
|
|
|
2021-06-08 14:04:53 +00:00
|
|
|
err = snd_ac97_bus(chip->card, 0, &ops, chip, &pbus);
|
|
|
|
if (err < 0)
|
2005-04-16 22:20:36 +00:00
|
|
|
return err;
|
|
|
|
pbus->clock = clock;
|
|
|
|
chip->ac97_bus = pbus;
|
|
|
|
|
|
|
|
codec_count = 0;
|
|
|
|
for (i = 0; i < NUM_ATI_CODECS; i++) {
|
|
|
|
if (chip->codec_not_ready_bits & codec_skip[i])
|
|
|
|
continue;
|
|
|
|
memset(&ac97, 0, sizeof(ac97));
|
|
|
|
ac97.private_data = chip;
|
|
|
|
ac97.pci = chip->pci;
|
|
|
|
ac97.num = i;
|
2006-10-24 16:25:29 +00:00
|
|
|
ac97.scaps = AC97_SCAP_SKIP_MODEM | AC97_SCAP_POWER_SAVE;
|
2005-04-16 22:20:36 +00:00
|
|
|
if (! chip->spdif_over_aclink)
|
|
|
|
ac97.scaps |= AC97_SCAP_NO_SPDIF;
|
2021-06-08 14:04:53 +00:00
|
|
|
err = snd_ac97_mixer(pbus, &ac97, &chip->ac97[i]);
|
|
|
|
if (err < 0) {
|
2005-04-16 22:20:36 +00:00
|
|
|
chip->ac97[i] = NULL; /* to be sure */
|
2014-02-25 11:54:24 +00:00
|
|
|
dev_dbg(chip->card->dev,
|
|
|
|
"codec %d not available for audio\n", i);
|
2005-04-16 22:20:36 +00:00
|
|
|
continue;
|
|
|
|
}
|
|
|
|
codec_count++;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (! codec_count) {
|
2014-02-25 11:54:24 +00:00
|
|
|
dev_err(chip->card->dev, "no codec available\n");
|
2005-04-16 22:20:36 +00:00
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
|
|
|
snd_ac97_tune_hardware(chip->ac97[0], ac97_quirks, quirk_override);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2012-08-14 16:12:04 +00:00
|
|
|
#ifdef CONFIG_PM_SLEEP
|
2005-04-16 22:20:36 +00:00
|
|
|
/*
|
|
|
|
* power management
|
|
|
|
*/
|
2012-07-02 13:20:37 +00:00
|
|
|
static int snd_atiixp_suspend(struct device *dev)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2012-07-02 13:20:37 +00:00
|
|
|
struct snd_card *card = dev_get_drvdata(dev);
|
2005-11-17 15:07:46 +00:00
|
|
|
struct atiixp *chip = card->private_data;
|
2005-04-16 22:20:36 +00:00
|
|
|
int i;
|
|
|
|
|
2005-11-17 15:07:46 +00:00
|
|
|
snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
|
2005-04-16 22:20:36 +00:00
|
|
|
for (i = 0; i < NUM_ATI_CODECS; i++)
|
2005-11-17 15:07:46 +00:00
|
|
|
snd_ac97_suspend(chip->ac97[i]);
|
2005-04-16 22:20:36 +00:00
|
|
|
snd_atiixp_aclink_down(chip);
|
|
|
|
snd_atiixp_chip_stop(chip);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-07-02 13:20:37 +00:00
|
|
|
static int snd_atiixp_resume(struct device *dev)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2012-07-02 13:20:37 +00:00
|
|
|
struct snd_card *card = dev_get_drvdata(dev);
|
2005-11-17 15:07:46 +00:00
|
|
|
struct atiixp *chip = card->private_data;
|
2005-04-16 22:20:36 +00:00
|
|
|
int i;
|
|
|
|
|
|
|
|
snd_atiixp_aclink_reset(chip);
|
|
|
|
snd_atiixp_chip_start(chip);
|
|
|
|
|
|
|
|
for (i = 0; i < NUM_ATI_CODECS; i++)
|
2005-11-17 15:07:46 +00:00
|
|
|
snd_ac97_resume(chip->ac97[i]);
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
for (i = 0; i < NUM_ATI_PCMDEVS; i++)
|
|
|
|
if (chip->pcmdevs[i]) {
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp_dma *dma = &chip->dmas[i];
|
2005-08-18 11:43:12 +00:00
|
|
|
if (dma->substream && dma->suspended) {
|
2005-04-16 22:20:36 +00:00
|
|
|
dma->ops->enable_dma(chip, 1);
|
2005-09-01 09:56:34 +00:00
|
|
|
dma->substream->ops->prepare(dma->substream);
|
2005-04-16 22:20:36 +00:00
|
|
|
writel((u32)dma->desc_buf.addr | ATI_REG_LINKPTR_EN,
|
|
|
|
chip->remap_addr + dma->ops->llp_offset);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2005-11-17 15:07:46 +00:00
|
|
|
snd_power_change_state(card, SNDRV_CTL_POWER_D0);
|
2005-04-16 22:20:36 +00:00
|
|
|
return 0;
|
|
|
|
}
|
2012-07-02 13:20:37 +00:00
|
|
|
|
|
|
|
static SIMPLE_DEV_PM_OPS(snd_atiixp_pm, snd_atiixp_suspend, snd_atiixp_resume);
|
|
|
|
#define SND_ATIIXP_PM_OPS &snd_atiixp_pm
|
|
|
|
#else
|
|
|
|
#define SND_ATIIXP_PM_OPS NULL
|
2012-08-14 16:12:04 +00:00
|
|
|
#endif /* CONFIG_PM_SLEEP */
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* proc interface for register dump
|
|
|
|
*/
|
|
|
|
|
2005-11-17 14:02:23 +00:00
|
|
|
static void snd_atiixp_proc_read(struct snd_info_entry *entry,
|
|
|
|
struct snd_info_buffer *buffer)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2005-11-17 14:02:23 +00:00
|
|
|
struct atiixp *chip = entry->private_data;
|
2005-04-16 22:20:36 +00:00
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < 256; i += 4)
|
|
|
|
snd_iprintf(buffer, "%02x: %08x\n", i, readl(chip->remap_addr + i));
|
|
|
|
}
|
|
|
|
|
2012-12-06 17:35:10 +00:00
|
|
|
static void snd_atiixp_proc_init(struct atiixp *chip)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2019-02-04 15:01:39 +00:00
|
|
|
snd_card_ro_proc_new(chip->card, "atiixp", chip, snd_atiixp_proc_read);
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* destructor
|
|
|
|
*/
|
|
|
|
|
2021-07-15 07:58:28 +00:00
|
|
|
static void snd_atiixp_free(struct snd_card *card)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2021-07-15 07:58:28 +00:00
|
|
|
snd_atiixp_chip_stop(card->private_data);
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* constructor for chip instance
|
|
|
|
*/
|
2021-07-15 07:58:28 +00:00
|
|
|
static int snd_atiixp_init(struct snd_card *card, struct pci_dev *pci)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2021-07-15 07:58:28 +00:00
|
|
|
struct atiixp *chip = card->private_data;
|
2005-04-16 22:20:36 +00:00
|
|
|
int err;
|
|
|
|
|
2021-07-15 07:58:28 +00:00
|
|
|
err = pcim_enable_device(pci);
|
2021-06-08 14:04:53 +00:00
|
|
|
if (err < 0)
|
2005-04-16 22:20:36 +00:00
|
|
|
return err;
|
|
|
|
|
|
|
|
spin_lock_init(&chip->reg_lock);
|
2006-01-16 15:34:20 +00:00
|
|
|
mutex_init(&chip->open_mutex);
|
2005-04-16 22:20:36 +00:00
|
|
|
chip->card = card;
|
|
|
|
chip->pci = pci;
|
|
|
|
chip->irq = -1;
|
2021-07-15 07:58:28 +00:00
|
|
|
err = pcim_iomap_regions(pci, 1 << 0, "ATI IXP AC97");
|
|
|
|
if (err < 0)
|
2005-04-16 22:20:36 +00:00
|
|
|
return err;
|
|
|
|
chip->addr = pci_resource_start(pci, 0);
|
2021-07-15 07:58:28 +00:00
|
|
|
chip->remap_addr = pcim_iomap_table(pci)[0];
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2021-07-15 07:58:28 +00:00
|
|
|
if (devm_request_irq(&pci->dev, pci->irq, snd_atiixp_interrupt,
|
|
|
|
IRQF_SHARED, KBUILD_MODNAME, chip)) {
|
2014-02-25 11:54:24 +00:00
|
|
|
dev_err(card->dev, "unable to grab IRQ %d\n", pci->irq);
|
2005-04-16 22:20:36 +00:00
|
|
|
return -EBUSY;
|
|
|
|
}
|
|
|
|
chip->irq = pci->irq;
|
2019-12-10 06:34:03 +00:00
|
|
|
card->sync_irq = chip->irq;
|
2021-07-15 07:58:28 +00:00
|
|
|
card->private_free = snd_atiixp_free;
|
2005-04-16 22:20:36 +00:00
|
|
|
pci_set_master(pci);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2022-04-12 10:26:03 +00:00
|
|
|
static int __snd_atiixp_probe(struct pci_dev *pci,
|
|
|
|
const struct pci_device_id *pci_id)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2005-11-17 14:02:23 +00:00
|
|
|
struct snd_card *card;
|
|
|
|
struct atiixp *chip;
|
2005-04-16 22:20:36 +00:00
|
|
|
int err;
|
|
|
|
|
2021-07-15 07:58:28 +00:00
|
|
|
err = snd_devm_card_new(&pci->dev, index, id, THIS_MODULE,
|
|
|
|
sizeof(*chip), &card);
|
2008-12-28 15:44:30 +00:00
|
|
|
if (err < 0)
|
|
|
|
return err;
|
2021-07-15 07:58:28 +00:00
|
|
|
chip = card->private_data;
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2005-10-04 06:46:51 +00:00
|
|
|
strcpy(card->driver, spdif_aclink ? "ATIIXP" : "ATIIXP-SPDMA");
|
2005-04-16 22:20:36 +00:00
|
|
|
strcpy(card->shortname, "ATI IXP");
|
2021-07-15 07:58:28 +00:00
|
|
|
err = snd_atiixp_init(card, pci);
|
2021-06-08 14:04:53 +00:00
|
|
|
if (err < 0)
|
2021-07-15 07:58:28 +00:00
|
|
|
return err;
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2021-06-08 14:04:53 +00:00
|
|
|
err = snd_atiixp_aclink_reset(chip);
|
|
|
|
if (err < 0)
|
2021-07-15 07:58:28 +00:00
|
|
|
return err;
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2005-10-04 06:46:51 +00:00
|
|
|
chip->spdif_over_aclink = spdif_aclink;
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2021-06-08 14:04:53 +00:00
|
|
|
err = snd_atiixp_mixer_new(chip, ac97_clock, ac97_quirk);
|
|
|
|
if (err < 0)
|
2021-07-15 07:58:28 +00:00
|
|
|
return err;
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2021-06-08 14:04:53 +00:00
|
|
|
err = snd_atiixp_pcm_new(chip);
|
|
|
|
if (err < 0)
|
2021-07-15 07:58:28 +00:00
|
|
|
return err;
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
snd_atiixp_proc_init(chip);
|
|
|
|
|
|
|
|
snd_atiixp_chip_start(chip);
|
|
|
|
|
|
|
|
snprintf(card->longname, sizeof(card->longname),
|
2007-06-08 22:46:36 +00:00
|
|
|
"%s rev %x with %s at %#lx, irq %i", card->shortname,
|
|
|
|
pci->revision,
|
2005-04-16 22:20:36 +00:00
|
|
|
chip->ac97[0] ? snd_ac97_get_short_name(chip->ac97[0]) : "?",
|
|
|
|
chip->addr, chip->irq);
|
|
|
|
|
2021-06-08 14:04:53 +00:00
|
|
|
err = snd_card_register(card);
|
|
|
|
if (err < 0)
|
2021-07-15 07:58:28 +00:00
|
|
|
return err;
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
pci_set_drvdata(pci, card);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2022-04-12 10:26:03 +00:00
|
|
|
static int snd_atiixp_probe(struct pci_dev *pci,
|
|
|
|
const struct pci_device_id *pci_id)
|
|
|
|
{
|
|
|
|
return snd_card_free_on_error(&pci->dev, __snd_atiixp_probe(pci, pci_id));
|
|
|
|
}
|
|
|
|
|
2012-04-24 10:25:00 +00:00
|
|
|
static struct pci_driver atiixp_driver = {
|
2011-06-10 14:20:20 +00:00
|
|
|
.name = KBUILD_MODNAME,
|
2005-04-16 22:20:36 +00:00
|
|
|
.id_table = snd_atiixp_ids,
|
|
|
|
.probe = snd_atiixp_probe,
|
2012-07-02 13:20:37 +00:00
|
|
|
.driver = {
|
|
|
|
.pm = SND_ATIIXP_PM_OPS,
|
|
|
|
},
|
2005-04-16 22:20:36 +00:00
|
|
|
};
|
|
|
|
|
2012-04-24 10:25:00 +00:00
|
|
|
module_pci_driver(atiixp_driver);
|