2006-01-08 21:34:26 +00:00
|
|
|
/*
|
2011-06-06 07:16:30 +00:00
|
|
|
* polling/bitbanging SPI master controller driver utilities
|
2006-01-08 21:34:26 +00:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/spinlock.h>
|
|
|
|
#include <linux/workqueue.h>
|
|
|
|
#include <linux/interrupt.h>
|
2011-07-03 19:44:29 +00:00
|
|
|
#include <linux/module.h>
|
2006-01-08 21:34:26 +00:00
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/errno.h>
|
|
|
|
#include <linux/platform_device.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 08:04:11 +00:00
|
|
|
#include <linux/slab.h>
|
2006-01-08 21:34:26 +00:00
|
|
|
|
|
|
|
#include <linux/spi/spi.h>
|
|
|
|
#include <linux/spi/spi_bitbang.h>
|
|
|
|
|
|
|
|
|
|
|
|
/*----------------------------------------------------------------------*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* FIRST PART (OPTIONAL): word-at-a-time spi_transfer support.
|
|
|
|
* Use this for GPIO or shift-register level hardware APIs.
|
|
|
|
*
|
|
|
|
* spi_bitbang_cs is in spi_device->controller_state, which is unavailable
|
|
|
|
* to glue code. These bitbang setup() and cleanup() routines are always
|
|
|
|
* used, though maybe they're called from controller-aware code.
|
|
|
|
*
|
|
|
|
* chipselect() and friends may use use spi_device->controller_data and
|
|
|
|
* controller registers as appropriate.
|
|
|
|
*
|
|
|
|
*
|
|
|
|
* NOTE: SPI controller pins can often be used as GPIO pins instead,
|
|
|
|
* which means you could use a bitbang driver either to get hardware
|
|
|
|
* working quickly, or testing for differences that aren't speed related.
|
|
|
|
*/
|
|
|
|
|
|
|
|
struct spi_bitbang_cs {
|
|
|
|
unsigned nsecs; /* (clock cycle time)/2 */
|
|
|
|
u32 (*txrx_word)(struct spi_device *spi, unsigned nsecs,
|
|
|
|
u32 word, u8 bits);
|
|
|
|
unsigned (*txrx_bufs)(struct spi_device *,
|
|
|
|
u32 (*txrx_word)(
|
|
|
|
struct spi_device *spi,
|
|
|
|
unsigned nsecs,
|
|
|
|
u32 word, u8 bits),
|
|
|
|
unsigned, struct spi_transfer *);
|
|
|
|
};
|
|
|
|
|
|
|
|
static unsigned bitbang_txrx_8(
|
|
|
|
struct spi_device *spi,
|
|
|
|
u32 (*txrx_word)(struct spi_device *spi,
|
|
|
|
unsigned nsecs,
|
|
|
|
u32 word, u8 bits),
|
|
|
|
unsigned ns,
|
|
|
|
struct spi_transfer *t
|
|
|
|
) {
|
2011-06-01 16:36:49 +00:00
|
|
|
unsigned bits = t->bits_per_word ? : spi->bits_per_word;
|
2006-01-08 21:34:26 +00:00
|
|
|
unsigned count = t->len;
|
|
|
|
const u8 *tx = t->tx_buf;
|
|
|
|
u8 *rx = t->rx_buf;
|
|
|
|
|
|
|
|
while (likely(count > 0)) {
|
|
|
|
u8 word = 0;
|
|
|
|
|
|
|
|
if (tx)
|
|
|
|
word = *tx++;
|
|
|
|
word = txrx_word(spi, ns, word, bits);
|
|
|
|
if (rx)
|
|
|
|
*rx++ = word;
|
|
|
|
count -= 1;
|
|
|
|
}
|
|
|
|
return t->len - count;
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned bitbang_txrx_16(
|
|
|
|
struct spi_device *spi,
|
|
|
|
u32 (*txrx_word)(struct spi_device *spi,
|
|
|
|
unsigned nsecs,
|
|
|
|
u32 word, u8 bits),
|
|
|
|
unsigned ns,
|
|
|
|
struct spi_transfer *t
|
|
|
|
) {
|
2011-06-01 16:36:49 +00:00
|
|
|
unsigned bits = t->bits_per_word ? : spi->bits_per_word;
|
2006-01-08 21:34:26 +00:00
|
|
|
unsigned count = t->len;
|
|
|
|
const u16 *tx = t->tx_buf;
|
|
|
|
u16 *rx = t->rx_buf;
|
|
|
|
|
|
|
|
while (likely(count > 1)) {
|
|
|
|
u16 word = 0;
|
|
|
|
|
|
|
|
if (tx)
|
|
|
|
word = *tx++;
|
|
|
|
word = txrx_word(spi, ns, word, bits);
|
|
|
|
if (rx)
|
|
|
|
*rx++ = word;
|
|
|
|
count -= 2;
|
|
|
|
}
|
|
|
|
return t->len - count;
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned bitbang_txrx_32(
|
|
|
|
struct spi_device *spi,
|
|
|
|
u32 (*txrx_word)(struct spi_device *spi,
|
|
|
|
unsigned nsecs,
|
|
|
|
u32 word, u8 bits),
|
|
|
|
unsigned ns,
|
|
|
|
struct spi_transfer *t
|
|
|
|
) {
|
2011-06-01 16:36:49 +00:00
|
|
|
unsigned bits = t->bits_per_word ? : spi->bits_per_word;
|
2006-01-08 21:34:26 +00:00
|
|
|
unsigned count = t->len;
|
|
|
|
const u32 *tx = t->tx_buf;
|
|
|
|
u32 *rx = t->rx_buf;
|
|
|
|
|
|
|
|
while (likely(count > 3)) {
|
|
|
|
u32 word = 0;
|
|
|
|
|
|
|
|
if (tx)
|
|
|
|
word = *tx++;
|
|
|
|
word = txrx_word(spi, ns, word, bits);
|
|
|
|
if (rx)
|
|
|
|
*rx++ = word;
|
|
|
|
count -= 4;
|
|
|
|
}
|
|
|
|
return t->len - count;
|
|
|
|
}
|
|
|
|
|
2006-04-02 21:06:35 +00:00
|
|
|
int spi_bitbang_setup_transfer(struct spi_device *spi, struct spi_transfer *t)
|
2006-02-17 18:02:18 +00:00
|
|
|
{
|
|
|
|
struct spi_bitbang_cs *cs = spi->controller_state;
|
|
|
|
u8 bits_per_word;
|
|
|
|
u32 hz;
|
|
|
|
|
|
|
|
if (t) {
|
|
|
|
bits_per_word = t->bits_per_word;
|
|
|
|
hz = t->speed_hz;
|
|
|
|
} else {
|
|
|
|
bits_per_word = 0;
|
|
|
|
hz = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* spi_transfer level calls that work per-word */
|
|
|
|
if (!bits_per_word)
|
|
|
|
bits_per_word = spi->bits_per_word;
|
|
|
|
if (bits_per_word <= 8)
|
|
|
|
cs->txrx_bufs = bitbang_txrx_8;
|
|
|
|
else if (bits_per_word <= 16)
|
|
|
|
cs->txrx_bufs = bitbang_txrx_16;
|
|
|
|
else if (bits_per_word <= 32)
|
|
|
|
cs->txrx_bufs = bitbang_txrx_32;
|
|
|
|
else
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
/* nsecs = (clock period)/2 */
|
|
|
|
if (!hz)
|
|
|
|
hz = spi->max_speed_hz;
|
2006-04-07 05:25:56 +00:00
|
|
|
if (hz) {
|
|
|
|
cs->nsecs = (1000000000/2) / hz;
|
|
|
|
if (cs->nsecs > (MAX_UDELAY_MS * 1000 * 1000))
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
2006-02-17 18:02:18 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2006-04-02 21:06:35 +00:00
|
|
|
EXPORT_SYMBOL_GPL(spi_bitbang_setup_transfer);
|
2006-02-17 18:02:18 +00:00
|
|
|
|
2006-01-08 21:34:26 +00:00
|
|
|
/**
|
|
|
|
* spi_bitbang_setup - default setup for per-word I/O loops
|
|
|
|
*/
|
|
|
|
int spi_bitbang_setup(struct spi_device *spi)
|
|
|
|
{
|
|
|
|
struct spi_bitbang_cs *cs = spi->controller_state;
|
|
|
|
struct spi_bitbang *bitbang;
|
2006-02-17 18:02:18 +00:00
|
|
|
int retval;
|
2008-01-08 23:32:40 +00:00
|
|
|
unsigned long flags;
|
2006-01-08 21:34:26 +00:00
|
|
|
|
2006-04-03 22:46:22 +00:00
|
|
|
bitbang = spi_master_get_devdata(spi->master);
|
|
|
|
|
2006-01-08 21:34:26 +00:00
|
|
|
if (!cs) {
|
2006-12-07 04:33:17 +00:00
|
|
|
cs = kzalloc(sizeof *cs, GFP_KERNEL);
|
2006-01-08 21:34:26 +00:00
|
|
|
if (!cs)
|
|
|
|
return -ENOMEM;
|
|
|
|
spi->controller_state = cs;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* per-word shift register access, in hardware or bitbanging */
|
|
|
|
cs->txrx_word = bitbang->txrx_word[spi->mode & (SPI_CPOL|SPI_CPHA)];
|
|
|
|
if (!cs->txrx_word)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2007-02-12 08:52:44 +00:00
|
|
|
retval = bitbang->setup_transfer(spi, NULL);
|
2006-02-17 18:02:18 +00:00
|
|
|
if (retval < 0)
|
|
|
|
return retval;
|
2006-01-08 21:34:26 +00:00
|
|
|
|
2009-06-17 23:26:03 +00:00
|
|
|
dev_dbg(&spi->dev, "%s, %u nsec/bit\n", __func__, 2 * cs->nsecs);
|
2006-01-08 21:34:26 +00:00
|
|
|
|
|
|
|
/* NOTE we _need_ to call chipselect() early, ideally with adapter
|
|
|
|
* setup, unless the hardware defaults cooperate to avoid confusion
|
|
|
|
* between normal (active low) and inverted chipselects.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* deselect chip (low or high) */
|
2008-01-08 23:32:40 +00:00
|
|
|
spin_lock_irqsave(&bitbang->lock, flags);
|
2006-01-08 21:34:26 +00:00
|
|
|
if (!bitbang->busy) {
|
2006-01-08 21:34:28 +00:00
|
|
|
bitbang->chipselect(spi, BITBANG_CS_INACTIVE);
|
2006-01-08 21:34:26 +00:00
|
|
|
ndelay(cs->nsecs);
|
|
|
|
}
|
2008-01-08 23:32:40 +00:00
|
|
|
spin_unlock_irqrestore(&bitbang->lock, flags);
|
2006-01-08 21:34:26 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(spi_bitbang_setup);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* spi_bitbang_cleanup - default cleanup for per-word I/O loops
|
|
|
|
*/
|
2007-02-12 08:52:45 +00:00
|
|
|
void spi_bitbang_cleanup(struct spi_device *spi)
|
2006-01-08 21:34:26 +00:00
|
|
|
{
|
|
|
|
kfree(spi->controller_state);
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(spi_bitbang_cleanup);
|
|
|
|
|
|
|
|
static int spi_bitbang_bufs(struct spi_device *spi, struct spi_transfer *t)
|
|
|
|
{
|
|
|
|
struct spi_bitbang_cs *cs = spi->controller_state;
|
|
|
|
unsigned nsecs = cs->nsecs;
|
|
|
|
|
|
|
|
return cs->txrx_bufs(spi, cs->txrx_word, nsecs, t);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*----------------------------------------------------------------------*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* SECOND PART ... simple transfer queue runner.
|
|
|
|
*
|
|
|
|
* This costs a task context per controller, running the queue by
|
|
|
|
* performing each transfer in sequence. Smarter hardware can queue
|
|
|
|
* several DMA transfers at once, and process several controller queues
|
|
|
|
* in parallel; this driver doesn't match such hardware very well.
|
|
|
|
*
|
|
|
|
* Drivers can provide word-at-a-time i/o primitives, or provide
|
|
|
|
* transfer-at-a-time ones to leverage dma or fifo hardware.
|
|
|
|
*/
|
2006-11-22 14:57:56 +00:00
|
|
|
static void bitbang_work(struct work_struct *work)
|
2006-01-08 21:34:26 +00:00
|
|
|
{
|
2006-11-22 14:57:56 +00:00
|
|
|
struct spi_bitbang *bitbang =
|
|
|
|
container_of(work, struct spi_bitbang, work);
|
2006-01-08 21:34:26 +00:00
|
|
|
unsigned long flags;
|
2012-05-21 11:25:17 +00:00
|
|
|
struct spi_message *m, *_m;
|
2006-01-08 21:34:26 +00:00
|
|
|
|
|
|
|
spin_lock_irqsave(&bitbang->lock, flags);
|
|
|
|
bitbang->busy = 1;
|
2012-05-21 11:25:17 +00:00
|
|
|
list_for_each_entry_safe(m, _m, &bitbang->queue, queue) {
|
2006-01-08 21:34:26 +00:00
|
|
|
struct spi_device *spi;
|
|
|
|
unsigned nsecs;
|
2006-01-08 21:34:28 +00:00
|
|
|
struct spi_transfer *t = NULL;
|
2006-01-08 21:34:26 +00:00
|
|
|
unsigned tmp;
|
2006-01-08 21:34:28 +00:00
|
|
|
unsigned cs_change;
|
2006-01-08 21:34:26 +00:00
|
|
|
int status;
|
2010-07-02 15:30:17 +00:00
|
|
|
int do_setup = -1;
|
2006-01-08 21:34:26 +00:00
|
|
|
|
2012-05-21 11:25:17 +00:00
|
|
|
list_del(&m->queue);
|
2006-01-08 21:34:26 +00:00
|
|
|
spin_unlock_irqrestore(&bitbang->lock, flags);
|
|
|
|
|
2006-01-08 21:34:28 +00:00
|
|
|
/* FIXME this is made-up ... the correct value is known to
|
|
|
|
* word-at-a-time bitbang code, and presumably chipselect()
|
|
|
|
* should enforce these requirements too?
|
|
|
|
*/
|
|
|
|
nsecs = 100;
|
2006-01-08 21:34:26 +00:00
|
|
|
|
|
|
|
spi = m->spi;
|
|
|
|
tmp = 0;
|
2006-01-08 21:34:28 +00:00
|
|
|
cs_change = 1;
|
2006-01-08 21:34:26 +00:00
|
|
|
status = 0;
|
|
|
|
|
2006-01-08 21:34:28 +00:00
|
|
|
list_for_each_entry (t, &m->transfers, transfer_list) {
|
2006-01-08 21:34:26 +00:00
|
|
|
|
2009-06-30 18:41:30 +00:00
|
|
|
/* override speed or wordsize? */
|
|
|
|
if (t->speed_hz || t->bits_per_word)
|
|
|
|
do_setup = 1;
|
|
|
|
|
|
|
|
/* init (-1) or override (1) transfer params */
|
|
|
|
if (do_setup != 0) {
|
2011-02-08 09:46:14 +00:00
|
|
|
status = bitbang->setup_transfer(spi, t);
|
2006-02-17 18:02:18 +00:00
|
|
|
if (status < 0)
|
|
|
|
break;
|
2010-07-02 15:30:17 +00:00
|
|
|
if (do_setup == -1)
|
|
|
|
do_setup = 0;
|
2006-02-17 18:02:18 +00:00
|
|
|
}
|
|
|
|
|
2006-01-08 21:34:28 +00:00
|
|
|
/* set up default clock polarity, and activate chip;
|
|
|
|
* this implicitly updates clock and spi modes as
|
|
|
|
* previously recorded for this device via setup().
|
|
|
|
* (and also deselects any other chip that might be
|
|
|
|
* selected ...)
|
|
|
|
*/
|
|
|
|
if (cs_change) {
|
|
|
|
bitbang->chipselect(spi, BITBANG_CS_ACTIVE);
|
2006-01-08 21:34:26 +00:00
|
|
|
ndelay(nsecs);
|
|
|
|
}
|
2006-01-08 21:34:28 +00:00
|
|
|
cs_change = t->cs_change;
|
2006-01-08 21:34:26 +00:00
|
|
|
if (!t->tx_buf && !t->rx_buf && t->len) {
|
|
|
|
status = -EINVAL;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2006-01-08 21:34:28 +00:00
|
|
|
/* transfer data. the lower level code handles any
|
|
|
|
* new dma mappings it needs. our caller always gave
|
|
|
|
* us dma-safe buffers.
|
|
|
|
*/
|
2006-01-08 21:34:26 +00:00
|
|
|
if (t->len) {
|
2006-01-08 21:34:28 +00:00
|
|
|
/* REVISIT dma API still needs a designated
|
|
|
|
* DMA_ADDR_INVALID; ~0 might be better.
|
2006-01-08 21:34:26 +00:00
|
|
|
*/
|
2006-01-08 21:34:28 +00:00
|
|
|
if (!m->is_dma_mapped)
|
|
|
|
t->rx_dma = t->tx_dma = 0;
|
2006-01-08 21:34:26 +00:00
|
|
|
status = bitbang->txrx_bufs(spi, t);
|
|
|
|
}
|
2008-03-13 19:32:39 +00:00
|
|
|
if (status > 0)
|
|
|
|
m->actual_length += status;
|
2006-01-08 21:34:26 +00:00
|
|
|
if (status != t->len) {
|
2008-03-13 19:32:39 +00:00
|
|
|
/* always report some kind of error */
|
|
|
|
if (status >= 0)
|
|
|
|
status = -EREMOTEIO;
|
2006-01-08 21:34:26 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
status = 0;
|
|
|
|
|
|
|
|
/* protocol tweaks before next transfer */
|
|
|
|
if (t->delay_usecs)
|
|
|
|
udelay(t->delay_usecs);
|
|
|
|
|
2012-05-21 11:25:13 +00:00
|
|
|
if (cs_change && !list_is_last(&t->transfer_list, &m->transfers)) {
|
|
|
|
/* sometimes a short mid-message deselect of the chip
|
|
|
|
* may be needed to terminate a mode or command
|
|
|
|
*/
|
|
|
|
ndelay(nsecs);
|
|
|
|
bitbang->chipselect(spi, BITBANG_CS_INACTIVE);
|
|
|
|
ndelay(nsecs);
|
|
|
|
}
|
2006-01-08 21:34:26 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
m->status = status;
|
|
|
|
m->complete(m->context);
|
|
|
|
|
2006-01-08 21:34:28 +00:00
|
|
|
/* normally deactivate chipselect ... unless no error and
|
|
|
|
* cs_change has hinted that the next message will probably
|
|
|
|
* be for this chip too.
|
|
|
|
*/
|
|
|
|
if (!(status == 0 && cs_change)) {
|
|
|
|
ndelay(nsecs);
|
|
|
|
bitbang->chipselect(spi, BITBANG_CS_INACTIVE);
|
|
|
|
ndelay(nsecs);
|
|
|
|
}
|
2006-01-08 21:34:26 +00:00
|
|
|
|
|
|
|
spin_lock_irqsave(&bitbang->lock, flags);
|
|
|
|
}
|
|
|
|
bitbang->busy = 0;
|
|
|
|
spin_unlock_irqrestore(&bitbang->lock, flags);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* spi_bitbang_transfer - default submit to transfer queue
|
|
|
|
*/
|
|
|
|
int spi_bitbang_transfer(struct spi_device *spi, struct spi_message *m)
|
|
|
|
{
|
|
|
|
struct spi_bitbang *bitbang;
|
|
|
|
unsigned long flags;
|
2006-04-07 05:25:56 +00:00
|
|
|
int status = 0;
|
2006-01-08 21:34:26 +00:00
|
|
|
|
|
|
|
m->actual_length = 0;
|
|
|
|
m->status = -EINPROGRESS;
|
|
|
|
|
|
|
|
bitbang = spi_master_get_devdata(spi->master);
|
|
|
|
|
|
|
|
spin_lock_irqsave(&bitbang->lock, flags);
|
2006-04-07 05:25:56 +00:00
|
|
|
if (!spi->max_speed_hz)
|
|
|
|
status = -ENETDOWN;
|
|
|
|
else {
|
|
|
|
list_add_tail(&m->queue, &bitbang->queue);
|
|
|
|
queue_work(bitbang->workqueue, &bitbang->work);
|
|
|
|
}
|
2006-01-08 21:34:26 +00:00
|
|
|
spin_unlock_irqrestore(&bitbang->lock, flags);
|
|
|
|
|
2006-04-07 05:25:56 +00:00
|
|
|
return status;
|
2006-01-08 21:34:26 +00:00
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(spi_bitbang_transfer);
|
|
|
|
|
|
|
|
/*----------------------------------------------------------------------*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* spi_bitbang_start - start up a polled/bitbanging SPI master driver
|
|
|
|
* @bitbang: driver handle
|
|
|
|
*
|
|
|
|
* Caller should have zero-initialized all parts of the structure, and then
|
|
|
|
* provided callbacks for chip selection and I/O loops. If the master has
|
|
|
|
* a transfer method, its final step should call spi_bitbang_transfer; or,
|
|
|
|
* that's the default if the transfer routine is not initialized. It should
|
|
|
|
* also set up the bus number and number of chipselects.
|
|
|
|
*
|
|
|
|
* For i/o loops, provide callbacks either per-word (for bitbanging, or for
|
|
|
|
* hardware that basically exposes a shift register) or per-spi_transfer
|
|
|
|
* (which takes better advantage of hardware like fifos or DMA engines).
|
|
|
|
*
|
2007-02-12 08:52:44 +00:00
|
|
|
* Drivers using per-word I/O loops should use (or call) spi_bitbang_setup,
|
|
|
|
* spi_bitbang_cleanup and spi_bitbang_setup_transfer to handle those spi
|
|
|
|
* master methods. Those methods are the defaults if the bitbang->txrx_bufs
|
|
|
|
* routine isn't initialized.
|
2006-01-08 21:34:26 +00:00
|
|
|
*
|
|
|
|
* This routine registers the spi_master, which will process requests in a
|
|
|
|
* dedicated task, keeping IRQs unblocked most of the time. To stop
|
|
|
|
* processing those requests, call spi_bitbang_stop().
|
|
|
|
*/
|
|
|
|
int spi_bitbang_start(struct spi_bitbang *bitbang)
|
|
|
|
{
|
|
|
|
int status;
|
|
|
|
|
|
|
|
if (!bitbang->master || !bitbang->chipselect)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2006-11-22 14:57:56 +00:00
|
|
|
INIT_WORK(&bitbang->work, bitbang_work);
|
2006-01-08 21:34:26 +00:00
|
|
|
spin_lock_init(&bitbang->lock);
|
|
|
|
INIT_LIST_HEAD(&bitbang->queue);
|
|
|
|
|
2009-06-17 23:26:04 +00:00
|
|
|
if (!bitbang->master->mode_bits)
|
|
|
|
bitbang->master->mode_bits = SPI_CPOL | SPI_CPHA | bitbang->flags;
|
|
|
|
|
2006-01-08 21:34:26 +00:00
|
|
|
if (!bitbang->master->transfer)
|
|
|
|
bitbang->master->transfer = spi_bitbang_transfer;
|
|
|
|
if (!bitbang->txrx_bufs) {
|
|
|
|
bitbang->use_dma = 0;
|
|
|
|
bitbang->txrx_bufs = spi_bitbang_bufs;
|
|
|
|
if (!bitbang->master->setup) {
|
2006-04-02 21:06:35 +00:00
|
|
|
if (!bitbang->setup_transfer)
|
|
|
|
bitbang->setup_transfer =
|
|
|
|
spi_bitbang_setup_transfer;
|
2006-01-08 21:34:26 +00:00
|
|
|
bitbang->master->setup = spi_bitbang_setup;
|
|
|
|
bitbang->master->cleanup = spi_bitbang_cleanup;
|
|
|
|
}
|
|
|
|
} else if (!bitbang->master->setup)
|
|
|
|
return -EINVAL;
|
2011-02-08 09:46:14 +00:00
|
|
|
if (bitbang->master->transfer == spi_bitbang_transfer &&
|
|
|
|
!bitbang->setup_transfer)
|
|
|
|
return -EINVAL;
|
2006-01-08 21:34:26 +00:00
|
|
|
|
|
|
|
/* this task is the only thing to touch the SPI bits */
|
|
|
|
bitbang->busy = 0;
|
|
|
|
bitbang->workqueue = create_singlethread_workqueue(
|
2009-01-06 18:44:37 +00:00
|
|
|
dev_name(bitbang->master->dev.parent));
|
2006-01-08 21:34:26 +00:00
|
|
|
if (bitbang->workqueue == NULL) {
|
|
|
|
status = -EBUSY;
|
|
|
|
goto err1;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* driver may get busy before register() returns, especially
|
|
|
|
* if someone registered boardinfo for devices
|
|
|
|
*/
|
|
|
|
status = spi_register_master(bitbang->master);
|
|
|
|
if (status < 0)
|
|
|
|
goto err2;
|
|
|
|
|
|
|
|
return status;
|
|
|
|
|
|
|
|
err2:
|
|
|
|
destroy_workqueue(bitbang->workqueue);
|
|
|
|
err1:
|
|
|
|
return status;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(spi_bitbang_start);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* spi_bitbang_stop - stops the task providing spi communication
|
|
|
|
*/
|
|
|
|
int spi_bitbang_stop(struct spi_bitbang *bitbang)
|
|
|
|
{
|
2007-03-16 21:38:13 +00:00
|
|
|
spi_unregister_master(bitbang->master);
|
2006-01-08 21:34:26 +00:00
|
|
|
|
2007-03-16 21:38:13 +00:00
|
|
|
WARN_ON(!list_empty(&bitbang->queue));
|
2006-01-08 21:34:26 +00:00
|
|
|
|
|
|
|
destroy_workqueue(bitbang->workqueue);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(spi_bitbang_stop);
|
|
|
|
|
|
|
|
MODULE_LICENSE("GPL");
|
|
|
|
|