2007-12-17 05:59:56 +00:00
|
|
|
#ifndef __KVM_X86_LAPIC_H
|
|
|
|
#define __KVM_X86_LAPIC_H
|
|
|
|
|
|
|
|
#include "iodev.h"
|
|
|
|
|
|
|
|
#include <linux/kvm_host.h>
|
|
|
|
|
2013-03-13 11:42:34 +00:00
|
|
|
#define KVM_APIC_INIT 0
|
|
|
|
#define KVM_APIC_SIPI 1
|
|
|
|
|
2012-07-26 15:01:50 +00:00
|
|
|
struct kvm_timer {
|
|
|
|
struct hrtimer timer;
|
|
|
|
s64 period; /* unit: ns */
|
2014-10-30 14:06:46 +00:00
|
|
|
u32 timer_mode;
|
2012-07-26 15:01:50 +00:00
|
|
|
u32 timer_mode_mask;
|
|
|
|
u64 tscdeadline;
|
|
|
|
atomic_t pending; /* accumulated triggered timers */
|
|
|
|
};
|
|
|
|
|
2007-12-17 05:59:56 +00:00
|
|
|
struct kvm_lapic {
|
|
|
|
unsigned long base_address;
|
|
|
|
struct kvm_io_device dev;
|
2009-02-23 13:57:41 +00:00
|
|
|
struct kvm_timer lapic_timer;
|
|
|
|
u32 divide_count;
|
2007-12-17 05:59:56 +00:00
|
|
|
struct kvm_vcpu *vcpu;
|
2014-10-30 14:06:45 +00:00
|
|
|
bool sw_enabled;
|
2009-06-11 08:06:51 +00:00
|
|
|
bool irr_pending;
|
2012-06-24 16:24:26 +00:00
|
|
|
/* Number of bits set in ISR. */
|
|
|
|
s16 isr_count;
|
|
|
|
/* The highest vector set in ISR; if -1 - invalid, must scan ISR. */
|
|
|
|
int highest_isr_cache;
|
2012-06-24 16:24:19 +00:00
|
|
|
/**
|
|
|
|
* APIC register page. The layout matches the register layout seen by
|
|
|
|
* the guest 1:1, because it is accessed by the vmx microcode.
|
|
|
|
* Note: Only one register, the TPR, is used by the microcode.
|
|
|
|
*/
|
2007-12-17 05:59:56 +00:00
|
|
|
void *regs;
|
2007-10-25 14:52:32 +00:00
|
|
|
gpa_t vapic_addr;
|
2013-11-20 18:23:22 +00:00
|
|
|
struct gfn_to_hva_cache vapic_cache;
|
2013-03-13 11:42:34 +00:00
|
|
|
unsigned long pending_events;
|
|
|
|
unsigned int sipi_vector;
|
2007-12-17 05:59:56 +00:00
|
|
|
};
|
|
|
|
int kvm_create_lapic(struct kvm_vcpu *vcpu);
|
|
|
|
void kvm_free_lapic(struct kvm_vcpu *vcpu);
|
|
|
|
|
|
|
|
int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu);
|
|
|
|
int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu);
|
|
|
|
int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu);
|
2013-03-13 11:42:34 +00:00
|
|
|
void kvm_apic_accept_events(struct kvm_vcpu *vcpu);
|
2007-12-17 05:59:56 +00:00
|
|
|
void kvm_lapic_reset(struct kvm_vcpu *vcpu);
|
|
|
|
u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu);
|
|
|
|
void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8);
|
2011-08-30 10:56:17 +00:00
|
|
|
void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu);
|
2007-12-17 05:59:56 +00:00
|
|
|
void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value);
|
2008-04-27 19:14:13 +00:00
|
|
|
u64 kvm_lapic_get_base(struct kvm_vcpu *vcpu);
|
2009-07-05 14:39:35 +00:00
|
|
|
void kvm_apic_set_version(struct kvm_vcpu *vcpu);
|
2007-12-17 05:59:56 +00:00
|
|
|
|
2013-04-11 11:25:14 +00:00
|
|
|
void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr);
|
2013-04-11 11:25:15 +00:00
|
|
|
void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir);
|
2014-10-02 21:30:52 +00:00
|
|
|
int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 dest);
|
|
|
|
int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda);
|
2013-04-11 11:21:37 +00:00
|
|
|
int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
|
|
|
|
unsigned long *dest_map);
|
2011-11-10 12:57:21 +00:00
|
|
|
int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type);
|
2007-12-17 05:59:56 +00:00
|
|
|
|
2012-09-13 14:19:24 +00:00
|
|
|
bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
|
2013-04-11 11:21:37 +00:00
|
|
|
struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map);
|
2012-09-13 14:19:24 +00:00
|
|
|
|
2007-12-17 05:59:56 +00:00
|
|
|
u64 kvm_get_apic_base(struct kvm_vcpu *vcpu);
|
2014-01-24 15:48:44 +00:00
|
|
|
int kvm_set_apic_base(struct kvm_vcpu *vcpu, struct msr_data *msr_info);
|
2012-08-08 12:24:36 +00:00
|
|
|
void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
|
|
|
|
struct kvm_lapic_state *s);
|
2007-12-17 05:59:56 +00:00
|
|
|
int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu);
|
|
|
|
|
2011-09-22 08:55:52 +00:00
|
|
|
u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu);
|
|
|
|
void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data);
|
|
|
|
|
2013-01-25 02:18:49 +00:00
|
|
|
void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset);
|
2013-01-25 02:18:51 +00:00
|
|
|
void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector);
|
2013-01-25 02:18:49 +00:00
|
|
|
|
2013-11-20 18:23:22 +00:00
|
|
|
int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr);
|
2007-10-25 14:52:32 +00:00
|
|
|
void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu);
|
|
|
|
void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu);
|
|
|
|
|
2009-07-05 14:39:36 +00:00
|
|
|
int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data);
|
|
|
|
int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
|
2010-01-17 13:51:23 +00:00
|
|
|
|
|
|
|
int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data);
|
|
|
|
int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
|
|
|
|
|
|
|
|
static inline bool kvm_hv_vapic_assist_page_enabled(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
return vcpu->arch.hv_vapic & HV_X64_MSR_APIC_ASSIST_PAGE_ENABLE;
|
|
|
|
}
|
2012-06-24 16:25:07 +00:00
|
|
|
|
|
|
|
int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data);
|
2012-08-05 12:58:30 +00:00
|
|
|
void kvm_lapic_init(void);
|
2012-08-05 12:58:33 +00:00
|
|
|
|
|
|
|
static inline u32 kvm_apic_get_reg(struct kvm_lapic *apic, int reg_off)
|
|
|
|
{
|
|
|
|
return *((u32 *) (apic->regs + reg_off));
|
|
|
|
}
|
|
|
|
|
|
|
|
extern struct static_key kvm_no_apic_vcpu;
|
|
|
|
|
|
|
|
static inline bool kvm_vcpu_has_lapic(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
if (static_key_false(&kvm_no_apic_vcpu))
|
|
|
|
return vcpu->arch.apic;
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
extern struct static_key_deferred apic_hw_disabled;
|
|
|
|
|
|
|
|
static inline int kvm_apic_hw_enabled(struct kvm_lapic *apic)
|
|
|
|
{
|
|
|
|
if (static_key_false(&apic_hw_disabled.key))
|
|
|
|
return apic->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
|
|
|
|
return MSR_IA32_APICBASE_ENABLE;
|
|
|
|
}
|
|
|
|
|
|
|
|
extern struct static_key_deferred apic_sw_disabled;
|
|
|
|
|
2014-10-30 14:06:47 +00:00
|
|
|
static inline bool kvm_apic_sw_enabled(struct kvm_lapic *apic)
|
2012-08-05 12:58:33 +00:00
|
|
|
{
|
|
|
|
if (static_key_false(&apic_sw_disabled.key))
|
2014-10-30 14:06:47 +00:00
|
|
|
return apic->sw_enabled;
|
|
|
|
return true;
|
2012-08-05 12:58:33 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline bool kvm_apic_present(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
return kvm_vcpu_has_lapic(vcpu) && kvm_apic_hw_enabled(vcpu->arch.apic);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
return kvm_apic_present(vcpu) && kvm_apic_sw_enabled(vcpu->arch.apic);
|
|
|
|
}
|
|
|
|
|
2013-01-25 02:18:50 +00:00
|
|
|
static inline int apic_x2apic_mode(struct kvm_lapic *apic)
|
|
|
|
{
|
|
|
|
return apic->vcpu->arch.apic_base & X2APIC_ENABLE;
|
|
|
|
}
|
|
|
|
|
2013-01-25 02:18:51 +00:00
|
|
|
static inline bool kvm_apic_vid_enabled(struct kvm *kvm)
|
|
|
|
{
|
|
|
|
return kvm_x86_ops->vm_has_apicv(kvm);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline u16 apic_cluster_id(struct kvm_apic_map *map, u32 ldr)
|
|
|
|
{
|
|
|
|
u16 cid;
|
|
|
|
ldr >>= 32 - map->ldr_bits;
|
|
|
|
cid = (ldr >> map->cid_shift) & map->cid_mask;
|
|
|
|
|
|
|
|
return cid;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline u16 apic_logical_id(struct kvm_apic_map *map, u32 ldr)
|
|
|
|
{
|
|
|
|
ldr >>= (32 - map->ldr_bits);
|
|
|
|
return ldr & map->lid_mask;
|
|
|
|
}
|
|
|
|
|
2013-03-13 11:42:34 +00:00
|
|
|
static inline bool kvm_apic_has_events(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
return vcpu->arch.apic->pending_events;
|
|
|
|
}
|
|
|
|
|
2013-04-11 11:21:38 +00:00
|
|
|
bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector);
|
|
|
|
|
2007-12-17 05:59:56 +00:00
|
|
|
#endif
|