2018-01-26 17:45:16 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2010-02-26 14:04:41 +00:00
|
|
|
/*
|
2018-03-09 22:36:33 +00:00
|
|
|
* PCI VPD support
|
2010-02-26 14:04:41 +00:00
|
|
|
*
|
|
|
|
* Copyright (C) 2010 Broadcom Corporation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/pci.h>
|
2018-03-19 18:06:11 +00:00
|
|
|
#include <linux/delay.h>
|
2011-05-27 13:37:25 +00:00
|
|
|
#include <linux/export.h>
|
2018-03-19 18:06:11 +00:00
|
|
|
#include <linux/sched/signal.h>
|
|
|
|
#include "pci.h"
|
|
|
|
|
|
|
|
/* VPD access through PCI 2.2+ VPD capability */
|
|
|
|
|
2018-03-19 18:06:34 +00:00
|
|
|
struct pci_vpd {
|
|
|
|
struct mutex lock;
|
|
|
|
unsigned int len;
|
|
|
|
u8 cap;
|
|
|
|
};
|
|
|
|
|
2021-04-16 19:52:07 +00:00
|
|
|
static struct pci_dev *pci_get_func0_dev(struct pci_dev *dev)
|
|
|
|
{
|
|
|
|
return pci_get_slot(dev->bus, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
|
|
|
|
}
|
|
|
|
|
2021-08-08 17:21:02 +00:00
|
|
|
#define PCI_VPD_MAX_SIZE (PCI_VPD_ADDR_MASK + 1)
|
|
|
|
#define PCI_VPD_SZ_INVALID UINT_MAX
|
2018-03-19 18:06:11 +00:00
|
|
|
|
|
|
|
/**
|
|
|
|
* pci_vpd_size - determine actual size of Vital Product Data
|
|
|
|
* @dev: pci device struct
|
|
|
|
*/
|
2021-05-13 20:56:09 +00:00
|
|
|
static size_t pci_vpd_size(struct pci_dev *dev)
|
2018-03-19 18:06:11 +00:00
|
|
|
{
|
2021-07-15 21:59:57 +00:00
|
|
|
size_t off = 0, size;
|
|
|
|
unsigned char tag, header[1+2]; /* 1 byte tag, 2 bytes length */
|
2018-03-19 18:06:11 +00:00
|
|
|
|
2021-08-08 17:21:02 +00:00
|
|
|
/* Otherwise the following reads would fail. */
|
|
|
|
dev->vpd->len = PCI_VPD_MAX_SIZE;
|
|
|
|
|
2021-05-13 20:56:09 +00:00
|
|
|
while (pci_read_vpd(dev, off, 1, header) == 1) {
|
2021-07-15 21:59:57 +00:00
|
|
|
size = 0;
|
2018-03-19 18:06:11 +00:00
|
|
|
|
2021-07-29 17:22:25 +00:00
|
|
|
if (off == 0 && (header[0] == 0x00 || header[0] == 0xff))
|
|
|
|
goto error;
|
2021-04-01 12:03:49 +00:00
|
|
|
|
2018-03-19 18:06:11 +00:00
|
|
|
if (header[0] & PCI_VPD_LRDT) {
|
|
|
|
/* Large Resource Data Type Tag */
|
2021-07-15 21:59:58 +00:00
|
|
|
if (pci_read_vpd(dev, off + 1, 2, &header[1]) != 2) {
|
|
|
|
pci_warn(dev, "failed VPD read at offset %zu\n",
|
|
|
|
off + 1);
|
2021-08-08 17:21:02 +00:00
|
|
|
return off ?: PCI_VPD_SZ_INVALID;
|
2018-03-19 18:06:11 +00:00
|
|
|
}
|
2021-07-15 21:59:58 +00:00
|
|
|
size = pci_vpd_lrdt_size(header);
|
|
|
|
if (off + size > PCI_VPD_MAX_SIZE)
|
|
|
|
goto error;
|
|
|
|
|
|
|
|
off += PCI_VPD_LRDT_TAG_SIZE + size;
|
2018-03-19 18:06:11 +00:00
|
|
|
} else {
|
|
|
|
/* Short Resource Data Type Tag */
|
|
|
|
tag = pci_vpd_srdt_tag(header);
|
2021-07-15 21:59:57 +00:00
|
|
|
size = pci_vpd_srdt_size(header);
|
|
|
|
if (off + size > PCI_VPD_MAX_SIZE)
|
|
|
|
goto error;
|
|
|
|
|
|
|
|
off += PCI_VPD_SRDT_TAG_SIZE + size;
|
2021-07-15 21:59:56 +00:00
|
|
|
if (tag == PCI_VPD_STIN_END) /* End tag descriptor */
|
|
|
|
return off;
|
2018-03-19 18:06:11 +00:00
|
|
|
}
|
|
|
|
}
|
2021-07-15 21:59:59 +00:00
|
|
|
return off;
|
2021-07-29 17:22:25 +00:00
|
|
|
|
|
|
|
error:
|
2021-07-15 21:59:57 +00:00
|
|
|
pci_info(dev, "invalid VPD tag %#04x (size %zu) at offset %zu%s\n",
|
|
|
|
header[0], size, off, off == 0 ?
|
2021-07-29 17:22:25 +00:00
|
|
|
"; assume missing optional EEPROM" : "");
|
2021-08-08 17:21:02 +00:00
|
|
|
return off ?: PCI_VPD_SZ_INVALID;
|
2018-03-19 18:06:11 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Wait for last operation to complete.
|
|
|
|
* This code has to spin since there is no other notification from the PCI
|
|
|
|
* hardware. Since the VPD is often implemented by serial attachment to an
|
|
|
|
* EEPROM, it may take many milliseconds to complete.
|
2021-05-13 21:02:01 +00:00
|
|
|
* @set: if true wait for flag to be set, else wait for it to be cleared
|
2018-03-19 18:06:11 +00:00
|
|
|
*
|
|
|
|
* Returns 0 on success, negative values indicate error.
|
|
|
|
*/
|
2021-05-13 21:02:01 +00:00
|
|
|
static int pci_vpd_wait(struct pci_dev *dev, bool set)
|
2018-03-19 18:06:11 +00:00
|
|
|
{
|
|
|
|
struct pci_vpd *vpd = dev->vpd;
|
|
|
|
unsigned long timeout = jiffies + msecs_to_jiffies(125);
|
|
|
|
unsigned long max_sleep = 16;
|
|
|
|
u16 status;
|
|
|
|
int ret;
|
|
|
|
|
2018-07-26 15:21:29 +00:00
|
|
|
do {
|
2018-03-19 18:06:11 +00:00
|
|
|
ret = pci_user_read_config_word(dev, vpd->cap + PCI_VPD_ADDR,
|
|
|
|
&status);
|
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
|
2021-05-13 21:02:01 +00:00
|
|
|
if (!!(status & PCI_VPD_ADDR_F) == set)
|
2018-03-19 18:06:11 +00:00
|
|
|
return 0;
|
|
|
|
|
2018-07-26 15:21:29 +00:00
|
|
|
if (time_after(jiffies, timeout))
|
|
|
|
break;
|
|
|
|
|
2018-03-19 18:06:11 +00:00
|
|
|
usleep_range(10, max_sleep);
|
|
|
|
if (max_sleep < 1024)
|
|
|
|
max_sleep *= 2;
|
2018-07-26 15:21:29 +00:00
|
|
|
} while (true);
|
2018-03-19 18:06:11 +00:00
|
|
|
|
|
|
|
pci_warn(dev, "VPD access failed. This is likely a firmware bug on this device. Contact the card vendor for a firmware update\n");
|
|
|
|
return -ETIMEDOUT;
|
|
|
|
}
|
|
|
|
|
|
|
|
static ssize_t pci_vpd_read(struct pci_dev *dev, loff_t pos, size_t count,
|
|
|
|
void *arg)
|
|
|
|
{
|
|
|
|
struct pci_vpd *vpd = dev->vpd;
|
2021-05-13 20:56:41 +00:00
|
|
|
int ret = 0;
|
2018-03-19 18:06:11 +00:00
|
|
|
loff_t end = pos + count;
|
|
|
|
u8 *buf = arg;
|
|
|
|
|
2021-08-08 17:20:05 +00:00
|
|
|
if (!vpd)
|
|
|
|
return -ENODEV;
|
|
|
|
|
2018-03-19 18:06:11 +00:00
|
|
|
if (pos < 0)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2021-08-08 17:21:02 +00:00
|
|
|
if (!vpd->len)
|
2021-05-13 20:56:09 +00:00
|
|
|
vpd->len = pci_vpd_size(dev);
|
2018-03-19 18:06:11 +00:00
|
|
|
|
2021-08-08 17:21:02 +00:00
|
|
|
if (vpd->len == PCI_VPD_SZ_INVALID)
|
2018-03-19 18:06:11 +00:00
|
|
|
return -EIO;
|
|
|
|
|
|
|
|
if (pos > vpd->len)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
if (end > vpd->len) {
|
|
|
|
end = vpd->len;
|
|
|
|
count = end - pos;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (mutex_lock_killable(&vpd->lock))
|
|
|
|
return -EINTR;
|
|
|
|
|
|
|
|
while (pos < end) {
|
|
|
|
u32 val;
|
|
|
|
unsigned int i, skip;
|
|
|
|
|
2021-05-13 20:56:41 +00:00
|
|
|
if (fatal_signal_pending(current)) {
|
|
|
|
ret = -EINTR;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2018-03-19 18:06:11 +00:00
|
|
|
ret = pci_user_write_config_word(dev, vpd->cap + PCI_VPD_ADDR,
|
|
|
|
pos & ~3);
|
|
|
|
if (ret < 0)
|
|
|
|
break;
|
2021-05-13 21:02:01 +00:00
|
|
|
ret = pci_vpd_wait(dev, true);
|
2018-03-19 18:06:11 +00:00
|
|
|
if (ret < 0)
|
|
|
|
break;
|
|
|
|
|
|
|
|
ret = pci_user_read_config_dword(dev, vpd->cap + PCI_VPD_DATA, &val);
|
|
|
|
if (ret < 0)
|
|
|
|
break;
|
|
|
|
|
|
|
|
skip = pos & 3;
|
|
|
|
for (i = 0; i < sizeof(u32); i++) {
|
|
|
|
if (i >= skip) {
|
|
|
|
*buf++ = val;
|
|
|
|
if (++pos == end)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
val >>= 8;
|
|
|
|
}
|
|
|
|
}
|
2021-05-13 20:56:41 +00:00
|
|
|
|
2018-03-19 18:06:11 +00:00
|
|
|
mutex_unlock(&vpd->lock);
|
|
|
|
return ret ? ret : count;
|
|
|
|
}
|
|
|
|
|
|
|
|
static ssize_t pci_vpd_write(struct pci_dev *dev, loff_t pos, size_t count,
|
|
|
|
const void *arg)
|
|
|
|
{
|
|
|
|
struct pci_vpd *vpd = dev->vpd;
|
|
|
|
const u8 *buf = arg;
|
|
|
|
loff_t end = pos + count;
|
|
|
|
int ret = 0;
|
|
|
|
|
2021-08-08 17:20:05 +00:00
|
|
|
if (!vpd)
|
|
|
|
return -ENODEV;
|
|
|
|
|
2018-03-19 18:06:11 +00:00
|
|
|
if (pos < 0 || (pos & 3) || (count & 3))
|
|
|
|
return -EINVAL;
|
|
|
|
|
2021-08-08 17:21:02 +00:00
|
|
|
if (!vpd->len)
|
2021-05-13 20:56:09 +00:00
|
|
|
vpd->len = pci_vpd_size(dev);
|
2018-03-19 18:06:11 +00:00
|
|
|
|
2021-08-08 17:21:02 +00:00
|
|
|
if (vpd->len == PCI_VPD_SZ_INVALID)
|
2018-03-19 18:06:11 +00:00
|
|
|
return -EIO;
|
|
|
|
|
|
|
|
if (end > vpd->len)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
if (mutex_lock_killable(&vpd->lock))
|
|
|
|
return -EINTR;
|
|
|
|
|
|
|
|
while (pos < end) {
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
val = *buf++;
|
|
|
|
val |= *buf++ << 8;
|
|
|
|
val |= *buf++ << 16;
|
|
|
|
val |= *buf++ << 24;
|
|
|
|
|
|
|
|
ret = pci_user_write_config_dword(dev, vpd->cap + PCI_VPD_DATA, val);
|
|
|
|
if (ret < 0)
|
|
|
|
break;
|
|
|
|
ret = pci_user_write_config_word(dev, vpd->cap + PCI_VPD_ADDR,
|
|
|
|
pos | PCI_VPD_ADDR_F);
|
|
|
|
if (ret < 0)
|
|
|
|
break;
|
|
|
|
|
2021-05-13 21:02:01 +00:00
|
|
|
ret = pci_vpd_wait(dev, false);
|
2018-03-19 18:06:11 +00:00
|
|
|
if (ret < 0)
|
|
|
|
break;
|
|
|
|
|
|
|
|
pos += sizeof(u32);
|
|
|
|
}
|
2021-05-13 20:56:41 +00:00
|
|
|
|
2018-03-19 18:06:11 +00:00
|
|
|
mutex_unlock(&vpd->lock);
|
|
|
|
return ret ? ret : count;
|
|
|
|
}
|
|
|
|
|
2021-04-01 16:37:47 +00:00
|
|
|
void pci_vpd_init(struct pci_dev *dev)
|
2018-03-19 18:06:11 +00:00
|
|
|
{
|
|
|
|
struct pci_vpd *vpd;
|
|
|
|
u8 cap;
|
|
|
|
|
|
|
|
cap = pci_find_capability(dev, PCI_CAP_ID_VPD);
|
|
|
|
if (!cap)
|
2021-04-01 16:37:47 +00:00
|
|
|
return;
|
2018-03-19 18:06:11 +00:00
|
|
|
|
|
|
|
vpd = kzalloc(sizeof(*vpd), GFP_ATOMIC);
|
|
|
|
if (!vpd)
|
2021-04-01 16:37:47 +00:00
|
|
|
return;
|
2018-03-19 18:06:11 +00:00
|
|
|
|
|
|
|
mutex_init(&vpd->lock);
|
|
|
|
vpd->cap = cap;
|
|
|
|
dev->vpd = vpd;
|
|
|
|
}
|
|
|
|
|
|
|
|
void pci_vpd_release(struct pci_dev *dev)
|
|
|
|
{
|
|
|
|
kfree(dev->vpd);
|
|
|
|
}
|
2010-02-26 14:04:41 +00:00
|
|
|
|
2021-04-28 18:32:53 +00:00
|
|
|
static ssize_t vpd_read(struct file *filp, struct kobject *kobj,
|
|
|
|
struct bin_attribute *bin_attr, char *buf, loff_t off,
|
|
|
|
size_t count)
|
2018-03-19 18:06:17 +00:00
|
|
|
{
|
|
|
|
struct pci_dev *dev = to_pci_dev(kobj_to_dev(kobj));
|
|
|
|
|
|
|
|
return pci_read_vpd(dev, off, count, buf);
|
|
|
|
}
|
|
|
|
|
2021-04-28 18:32:53 +00:00
|
|
|
static ssize_t vpd_write(struct file *filp, struct kobject *kobj,
|
|
|
|
struct bin_attribute *bin_attr, char *buf, loff_t off,
|
|
|
|
size_t count)
|
2018-03-19 18:06:17 +00:00
|
|
|
{
|
|
|
|
struct pci_dev *dev = to_pci_dev(kobj_to_dev(kobj));
|
|
|
|
|
|
|
|
return pci_write_vpd(dev, off, count, buf);
|
|
|
|
}
|
2021-04-16 20:58:40 +00:00
|
|
|
static BIN_ATTR(vpd, 0600, vpd_read, vpd_write, 0);
|
2018-03-19 18:06:17 +00:00
|
|
|
|
2021-04-16 20:58:40 +00:00
|
|
|
static struct bin_attribute *vpd_attrs[] = {
|
|
|
|
&bin_attr_vpd,
|
|
|
|
NULL,
|
|
|
|
};
|
2018-03-19 18:06:17 +00:00
|
|
|
|
2021-04-16 20:58:40 +00:00
|
|
|
static umode_t vpd_attr_is_visible(struct kobject *kobj,
|
|
|
|
struct bin_attribute *a, int n)
|
2018-03-19 18:06:17 +00:00
|
|
|
{
|
2021-04-16 20:58:40 +00:00
|
|
|
struct pci_dev *pdev = to_pci_dev(kobj_to_dev(kobj));
|
2018-03-19 18:06:17 +00:00
|
|
|
|
2021-04-16 20:58:40 +00:00
|
|
|
if (!pdev->vpd)
|
|
|
|
return 0;
|
2018-03-19 18:06:17 +00:00
|
|
|
|
2021-04-16 20:58:40 +00:00
|
|
|
return a->attr.mode;
|
2018-03-19 18:06:17 +00:00
|
|
|
}
|
|
|
|
|
2021-04-16 20:58:40 +00:00
|
|
|
const struct attribute_group pci_dev_vpd_attr_group = {
|
|
|
|
.bin_attrs = vpd_attrs,
|
|
|
|
.is_bin_visible = vpd_attr_is_visible,
|
|
|
|
};
|
2010-02-26 14:04:41 +00:00
|
|
|
|
2021-04-01 16:43:15 +00:00
|
|
|
int pci_vpd_find_tag(const u8 *buf, unsigned int len, u8 rdt)
|
2010-02-26 14:04:41 +00:00
|
|
|
{
|
2021-04-01 16:44:15 +00:00
|
|
|
int i = 0;
|
2010-02-26 14:04:41 +00:00
|
|
|
|
2021-04-01 16:44:15 +00:00
|
|
|
/* look for LRDT tags only, end tag is the only SRDT tag */
|
|
|
|
while (i + PCI_VPD_LRDT_TAG_SIZE <= len && buf[i] & PCI_VPD_LRDT) {
|
|
|
|
if (buf[i] == rdt)
|
|
|
|
return i;
|
2010-02-26 14:04:41 +00:00
|
|
|
|
2021-04-01 16:44:15 +00:00
|
|
|
i += PCI_VPD_LRDT_TAG_SIZE + pci_vpd_lrdt_size(buf + i);
|
2010-02-26 14:04:41 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
return -ENOENT;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(pci_vpd_find_tag);
|
2010-02-26 14:04:43 +00:00
|
|
|
|
|
|
|
int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
|
|
|
|
unsigned int len, const char *kw)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = off; i + PCI_VPD_INFO_FLD_HDR_SIZE <= off + len;) {
|
|
|
|
if (buf[i + 0] == kw[0] &&
|
|
|
|
buf[i + 1] == kw[1])
|
|
|
|
return i;
|
|
|
|
|
|
|
|
i += PCI_VPD_INFO_FLD_HDR_SIZE +
|
|
|
|
pci_vpd_info_field_size(&buf[i]);
|
|
|
|
}
|
|
|
|
|
|
|
|
return -ENOENT;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(pci_vpd_find_info_keyword);
|
2018-03-19 18:06:24 +00:00
|
|
|
|
2021-08-08 17:19:10 +00:00
|
|
|
/**
|
|
|
|
* pci_read_vpd - Read one entry from Vital Product Data
|
|
|
|
* @dev: PCI device struct
|
|
|
|
* @pos: offset in VPD space
|
|
|
|
* @count: number of bytes to read
|
|
|
|
* @buf: pointer to where to store result
|
|
|
|
*/
|
|
|
|
ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf)
|
|
|
|
{
|
2021-08-08 17:20:05 +00:00
|
|
|
ssize_t ret;
|
|
|
|
|
|
|
|
if (dev->dev_flags & PCI_DEV_FLAGS_VPD_REF_F0) {
|
|
|
|
dev = pci_get_func0_dev(dev);
|
|
|
|
if (!dev)
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
ret = pci_vpd_read(dev, pos, count, buf);
|
|
|
|
pci_dev_put(dev);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
return pci_vpd_read(dev, pos, count, buf);
|
2021-08-08 17:19:10 +00:00
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(pci_read_vpd);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* pci_write_vpd - Write entry to Vital Product Data
|
|
|
|
* @dev: PCI device struct
|
|
|
|
* @pos: offset in VPD space
|
|
|
|
* @count: number of bytes to write
|
|
|
|
* @buf: buffer containing write data
|
|
|
|
*/
|
|
|
|
ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf)
|
|
|
|
{
|
2021-08-08 17:20:05 +00:00
|
|
|
ssize_t ret;
|
|
|
|
|
|
|
|
if (dev->dev_flags & PCI_DEV_FLAGS_VPD_REF_F0) {
|
|
|
|
dev = pci_get_func0_dev(dev);
|
|
|
|
if (!dev)
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
ret = pci_vpd_write(dev, pos, count, buf);
|
|
|
|
pci_dev_put(dev);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
return pci_vpd_write(dev, pos, count, buf);
|
2021-08-08 17:19:10 +00:00
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(pci_write_vpd);
|
|
|
|
|
2018-03-19 18:06:24 +00:00
|
|
|
#ifdef CONFIG_PCI_QUIRKS
|
|
|
|
/*
|
|
|
|
* Quirk non-zero PCI functions to route VPD access through function 0 for
|
|
|
|
* devices that share VPD resources between functions. The functions are
|
|
|
|
* expected to be identical devices.
|
|
|
|
*/
|
|
|
|
static void quirk_f0_vpd_link(struct pci_dev *dev)
|
|
|
|
{
|
|
|
|
struct pci_dev *f0;
|
|
|
|
|
|
|
|
if (!PCI_FUNC(dev->devfn))
|
|
|
|
return;
|
|
|
|
|
2021-04-16 19:52:07 +00:00
|
|
|
f0 = pci_get_func0_dev(dev);
|
2018-03-19 18:06:24 +00:00
|
|
|
if (!f0)
|
|
|
|
return;
|
|
|
|
|
|
|
|
if (f0->vpd && dev->class == f0->class &&
|
|
|
|
dev->vendor == f0->vendor && dev->device == f0->device)
|
|
|
|
dev->dev_flags |= PCI_DEV_FLAGS_VPD_REF_F0;
|
|
|
|
|
|
|
|
pci_dev_put(f0);
|
|
|
|
}
|
|
|
|
DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
|
|
|
|
PCI_CLASS_NETWORK_ETHERNET, 8, quirk_f0_vpd_link);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* If a device follows the VPD format spec, the PCI core will not read or
|
|
|
|
* write past the VPD End Tag. But some vendors do not follow the VPD
|
|
|
|
* format spec, so we can't tell how much data is safe to access. Devices
|
|
|
|
* may behave unpredictably if we access too much. Blacklist these devices
|
|
|
|
* so we don't touch VPD at all.
|
|
|
|
*/
|
|
|
|
static void quirk_blacklist_vpd(struct pci_dev *dev)
|
|
|
|
{
|
|
|
|
if (dev->vpd) {
|
2021-08-08 17:21:02 +00:00
|
|
|
dev->vpd->len = PCI_VPD_SZ_INVALID;
|
2018-03-19 18:06:24 +00:00
|
|
|
pci_warn(dev, FW_BUG "disabling VPD access (can't determine size of non-standard VPD format)\n");
|
|
|
|
}
|
|
|
|
}
|
|
|
|
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0060, quirk_blacklist_vpd);
|
|
|
|
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x007c, quirk_blacklist_vpd);
|
|
|
|
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0413, quirk_blacklist_vpd);
|
|
|
|
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0078, quirk_blacklist_vpd);
|
|
|
|
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0079, quirk_blacklist_vpd);
|
|
|
|
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0073, quirk_blacklist_vpd);
|
|
|
|
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0071, quirk_blacklist_vpd);
|
|
|
|
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x005b, quirk_blacklist_vpd);
|
|
|
|
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x002f, quirk_blacklist_vpd);
|
|
|
|
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x005d, quirk_blacklist_vpd);
|
|
|
|
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x005f, quirk_blacklist_vpd);
|
|
|
|
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, PCI_ANY_ID,
|
|
|
|
quirk_blacklist_vpd);
|
2019-09-12 13:00:41 +00:00
|
|
|
/*
|
|
|
|
* The Amazon Annapurna Labs 0x0031 device id is reused for other non Root Port
|
|
|
|
* device types, so the quirk is registered for the PCI_CLASS_BRIDGE_PCI class.
|
|
|
|
*/
|
|
|
|
DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMAZON_ANNAPURNA_LABS, 0x0031,
|
|
|
|
PCI_CLASS_BRIDGE_PCI, 8, quirk_blacklist_vpd);
|
2018-03-19 18:06:24 +00:00
|
|
|
|
2021-02-12 10:02:47 +00:00
|
|
|
static void pci_vpd_set_size(struct pci_dev *dev, size_t len)
|
|
|
|
{
|
|
|
|
struct pci_vpd *vpd = dev->vpd;
|
|
|
|
|
|
|
|
if (!vpd || len == 0 || len > PCI_VPD_MAX_SIZE)
|
|
|
|
return;
|
|
|
|
|
|
|
|
vpd->len = len;
|
|
|
|
}
|
|
|
|
|
2018-03-19 18:06:24 +00:00
|
|
|
static void quirk_chelsio_extend_vpd(struct pci_dev *dev)
|
|
|
|
{
|
2018-04-07 01:31:06 +00:00
|
|
|
int chip = (dev->device & 0xf000) >> 12;
|
|
|
|
int func = (dev->device & 0x0f00) >> 8;
|
|
|
|
int prod = (dev->device & 0x00ff) >> 0;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* If this is a T3-based adapter, there's a 1KB VPD area at offset
|
|
|
|
* 0xc00 which contains the preferred VPD values. If this is a T4 or
|
|
|
|
* later based adapter, the special VPD is at offset 0x400 for the
|
|
|
|
* Physical Functions (the SR-IOV Virtual Functions have no VPD
|
|
|
|
* Capabilities). The PCI VPD Access core routines will normally
|
|
|
|
* compute the size of the VPD by parsing the VPD Data Structure at
|
|
|
|
* offset 0x000. This will result in silent failures when attempting
|
|
|
|
* to accesses these other VPD areas which are beyond those computed
|
|
|
|
* limits.
|
|
|
|
*/
|
|
|
|
if (chip == 0x0 && prod >= 0x20)
|
2021-02-12 10:02:47 +00:00
|
|
|
pci_vpd_set_size(dev, 8192);
|
2018-04-07 01:31:06 +00:00
|
|
|
else if (chip >= 0x4 && func < 0x8)
|
2021-02-12 10:02:47 +00:00
|
|
|
pci_vpd_set_size(dev, 2048);
|
2018-03-19 18:06:24 +00:00
|
|
|
}
|
2018-04-07 01:31:06 +00:00
|
|
|
|
|
|
|
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
|
|
|
|
quirk_chelsio_extend_vpd);
|
|
|
|
|
2018-03-19 18:06:24 +00:00
|
|
|
#endif
|