2010-10-06 08:25:55 +00:00
|
|
|
/*
|
|
|
|
* drivers/dma/imx-dma.c
|
|
|
|
*
|
|
|
|
* This file contains a driver for the Freescale i.MX DMA engine
|
|
|
|
* found on i.MX1/21/27
|
|
|
|
*
|
|
|
|
* Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
|
2012-03-02 08:28:47 +00:00
|
|
|
* Copyright 2012 Javier Martin, Vista Silicon <javier.martin@vista-silicon.com>
|
2010-10-06 08:25:55 +00:00
|
|
|
*
|
|
|
|
* The code contained herein is licensed under the GNU General Public
|
|
|
|
* License. You may obtain a copy of the GNU General Public License
|
|
|
|
* Version 2 or later at the following locations:
|
|
|
|
*
|
|
|
|
* http://www.opensource.org/licenses/gpl-license.html
|
|
|
|
* http://www.gnu.org/copyleft/gpl.html
|
|
|
|
*/
|
2012-03-02 08:28:47 +00:00
|
|
|
|
2010-10-06 08:25:55 +00:00
|
|
|
#include <linux/init.h>
|
2011-08-30 07:08:24 +00:00
|
|
|
#include <linux/module.h>
|
2010-10-06 08:25:55 +00:00
|
|
|
#include <linux/types.h>
|
|
|
|
#include <linux/mm.h>
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/spinlock.h>
|
|
|
|
#include <linux/device.h>
|
|
|
|
#include <linux/dma-mapping.h>
|
|
|
|
#include <linux/slab.h>
|
|
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <linux/dmaengine.h>
|
2012-03-09 09:25:25 +00:00
|
|
|
#include <linux/module.h>
|
2010-10-06 08:25:55 +00:00
|
|
|
|
|
|
|
#include <asm/irq.h>
|
|
|
|
#include <mach/dma-v1.h>
|
|
|
|
#include <mach/hardware.h>
|
|
|
|
|
2012-03-06 22:34:26 +00:00
|
|
|
#include "dmaengine.h"
|
2012-03-02 08:28:47 +00:00
|
|
|
#define IMXDMA_MAX_CHAN_DESCRIPTORS 16
|
|
|
|
|
|
|
|
enum imxdma_prep_type {
|
|
|
|
IMXDMA_DESC_MEMCPY,
|
|
|
|
IMXDMA_DESC_INTERLEAVED,
|
|
|
|
IMXDMA_DESC_SLAVE_SG,
|
|
|
|
IMXDMA_DESC_CYCLIC,
|
|
|
|
};
|
|
|
|
|
|
|
|
struct imxdma_desc {
|
|
|
|
struct list_head node;
|
|
|
|
struct dma_async_tx_descriptor desc;
|
|
|
|
enum dma_status status;
|
|
|
|
dma_addr_t src;
|
|
|
|
dma_addr_t dest;
|
|
|
|
size_t len;
|
|
|
|
unsigned int dmamode;
|
|
|
|
enum imxdma_prep_type type;
|
|
|
|
/* For memcpy and interleaved */
|
|
|
|
unsigned int config_port;
|
|
|
|
unsigned int config_mem;
|
|
|
|
/* For interleaved transfers */
|
|
|
|
unsigned int x;
|
|
|
|
unsigned int y;
|
|
|
|
unsigned int w;
|
|
|
|
/* For slave sg and cyclic */
|
|
|
|
struct scatterlist *sg;
|
|
|
|
unsigned int sgcount;
|
|
|
|
};
|
|
|
|
|
2010-10-06 08:25:55 +00:00
|
|
|
struct imxdma_channel {
|
|
|
|
struct imxdma_engine *imxdma;
|
|
|
|
unsigned int channel;
|
|
|
|
unsigned int imxdma_channel;
|
|
|
|
|
2012-03-02 08:28:47 +00:00
|
|
|
struct tasklet_struct dma_tasklet;
|
|
|
|
struct list_head ld_free;
|
|
|
|
struct list_head ld_queue;
|
|
|
|
struct list_head ld_active;
|
|
|
|
int descs_allocated;
|
2010-10-06 08:25:55 +00:00
|
|
|
enum dma_slave_buswidth word_size;
|
|
|
|
dma_addr_t per_address;
|
|
|
|
u32 watermark_level;
|
|
|
|
struct dma_chan chan;
|
|
|
|
spinlock_t lock;
|
|
|
|
struct dma_async_tx_descriptor desc;
|
|
|
|
enum dma_status status;
|
|
|
|
int dma_request;
|
|
|
|
struct scatterlist *sg_list;
|
|
|
|
};
|
|
|
|
|
|
|
|
#define MAX_DMA_CHANNELS 8
|
|
|
|
|
|
|
|
struct imxdma_engine {
|
|
|
|
struct device *dev;
|
2011-01-12 12:14:37 +00:00
|
|
|
struct device_dma_parameters dma_parms;
|
2010-10-06 08:25:55 +00:00
|
|
|
struct dma_device dma_device;
|
|
|
|
struct imxdma_channel channel[MAX_DMA_CHANNELS];
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct imxdma_channel *to_imxdma_chan(struct dma_chan *chan)
|
|
|
|
{
|
|
|
|
return container_of(chan, struct imxdma_channel, chan);
|
|
|
|
}
|
|
|
|
|
2012-03-02 08:28:47 +00:00
|
|
|
static inline bool imxdma_chan_is_doing_cyclic(struct imxdma_channel *imxdmac)
|
2010-10-06 08:25:55 +00:00
|
|
|
{
|
2012-03-02 08:28:47 +00:00
|
|
|
struct imxdma_desc *desc;
|
|
|
|
|
|
|
|
if (!list_empty(&imxdmac->ld_active)) {
|
|
|
|
desc = list_first_entry(&imxdmac->ld_active, struct imxdma_desc,
|
|
|
|
node);
|
|
|
|
if (desc->type == IMXDMA_DESC_CYCLIC)
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
return false;
|
2010-10-06 08:25:55 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void imxdma_irq_handler(int channel, void *data)
|
|
|
|
{
|
|
|
|
struct imxdma_channel *imxdmac = data;
|
|
|
|
|
2012-03-02 08:28:47 +00:00
|
|
|
tasklet_schedule(&imxdmac->dma_tasklet);
|
2010-10-06 08:25:55 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void imxdma_err_handler(int channel, void *data, int error)
|
|
|
|
{
|
|
|
|
struct imxdma_channel *imxdmac = data;
|
|
|
|
|
2012-03-02 08:28:47 +00:00
|
|
|
tasklet_schedule(&imxdmac->dma_tasklet);
|
2010-10-06 08:25:55 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void imxdma_progression(int channel, void *data,
|
|
|
|
struct scatterlist *sg)
|
|
|
|
{
|
|
|
|
struct imxdma_channel *imxdmac = data;
|
|
|
|
|
2012-03-02 08:28:47 +00:00
|
|
|
tasklet_schedule(&imxdmac->dma_tasklet);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int imxdma_xfer_desc(struct imxdma_desc *d)
|
|
|
|
{
|
|
|
|
struct imxdma_channel *imxdmac = to_imxdma_chan(d->desc.chan);
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
/* Configure and enable */
|
|
|
|
switch (d->type) {
|
|
|
|
case IMXDMA_DESC_MEMCPY:
|
|
|
|
ret = imx_dma_config_channel(imxdmac->imxdma_channel,
|
|
|
|
d->config_port, d->config_mem, 0, 0);
|
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
ret = imx_dma_setup_single(imxdmac->imxdma_channel, d->src,
|
|
|
|
d->len, d->dest, d->dmamode);
|
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
break;
|
|
|
|
case IMXDMA_DESC_CYCLIC:
|
|
|
|
ret = imx_dma_setup_progression_handler(imxdmac->imxdma_channel,
|
|
|
|
imxdma_progression);
|
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
/*
|
|
|
|
* We fall through here since cyclic transfer is the same as
|
|
|
|
* slave_sg adding a progression handler and a specific sg
|
|
|
|
* configuration which is done in 'imxdma_prep_dma_cyclic'.
|
|
|
|
*/
|
|
|
|
case IMXDMA_DESC_SLAVE_SG:
|
|
|
|
if (d->dmamode == DMA_MODE_READ)
|
|
|
|
ret = imx_dma_setup_sg(imxdmac->imxdma_channel, d->sg,
|
|
|
|
d->sgcount, d->len, d->src, d->dmamode);
|
|
|
|
else
|
|
|
|
ret = imx_dma_setup_sg(imxdmac->imxdma_channel, d->sg,
|
|
|
|
d->sgcount, d->len, d->dest, d->dmamode);
|
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
imx_dma_enable(imxdmac->imxdma_channel);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void imxdma_tasklet(unsigned long data)
|
|
|
|
{
|
|
|
|
struct imxdma_channel *imxdmac = (void *)data;
|
|
|
|
struct imxdma_engine *imxdma = imxdmac->imxdma;
|
|
|
|
struct imxdma_desc *desc;
|
|
|
|
|
|
|
|
spin_lock(&imxdmac->lock);
|
|
|
|
|
|
|
|
if (list_empty(&imxdmac->ld_active)) {
|
|
|
|
/* Someone might have called terminate all */
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
desc = list_first_entry(&imxdmac->ld_active, struct imxdma_desc, node);
|
|
|
|
|
|
|
|
if (desc->desc.callback)
|
|
|
|
desc->desc.callback(desc->desc.callback_param);
|
|
|
|
|
2012-03-13 07:09:49 +00:00
|
|
|
dma_cookie_complete(&desc->desc);
|
2012-03-02 08:28:47 +00:00
|
|
|
|
|
|
|
/* If we are dealing with a cyclic descriptor keep it on ld_active */
|
|
|
|
if (imxdma_chan_is_doing_cyclic(imxdmac))
|
|
|
|
goto out;
|
|
|
|
|
|
|
|
list_move_tail(imxdmac->ld_active.next, &imxdmac->ld_free);
|
|
|
|
|
|
|
|
if (!list_empty(&imxdmac->ld_queue)) {
|
|
|
|
desc = list_first_entry(&imxdmac->ld_queue, struct imxdma_desc,
|
|
|
|
node);
|
|
|
|
list_move_tail(imxdmac->ld_queue.next, &imxdmac->ld_active);
|
|
|
|
if (imxdma_xfer_desc(desc) < 0)
|
|
|
|
dev_warn(imxdma->dev, "%s: channel: %d couldn't xfer desc\n",
|
|
|
|
__func__, imxdmac->channel);
|
|
|
|
}
|
|
|
|
out:
|
|
|
|
spin_unlock(&imxdmac->lock);
|
2010-10-06 08:25:55 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int imxdma_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
|
|
|
|
unsigned long arg)
|
|
|
|
{
|
|
|
|
struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
|
|
|
|
struct dma_slave_config *dmaengine_cfg = (void *)arg;
|
|
|
|
int ret;
|
2012-03-02 08:28:47 +00:00
|
|
|
unsigned long flags;
|
2010-10-06 08:25:55 +00:00
|
|
|
unsigned int mode = 0;
|
|
|
|
|
|
|
|
switch (cmd) {
|
|
|
|
case DMA_TERMINATE_ALL:
|
|
|
|
imx_dma_disable(imxdmac->imxdma_channel);
|
2012-03-02 08:28:47 +00:00
|
|
|
|
|
|
|
spin_lock_irqsave(&imxdmac->lock, flags);
|
|
|
|
list_splice_tail_init(&imxdmac->ld_active, &imxdmac->ld_free);
|
|
|
|
list_splice_tail_init(&imxdmac->ld_queue, &imxdmac->ld_free);
|
|
|
|
spin_unlock_irqrestore(&imxdmac->lock, flags);
|
2010-10-06 08:25:55 +00:00
|
|
|
return 0;
|
|
|
|
case DMA_SLAVE_CONFIG:
|
2011-10-13 17:04:23 +00:00
|
|
|
if (dmaengine_cfg->direction == DMA_DEV_TO_MEM) {
|
2010-10-06 08:25:55 +00:00
|
|
|
imxdmac->per_address = dmaengine_cfg->src_addr;
|
|
|
|
imxdmac->watermark_level = dmaengine_cfg->src_maxburst;
|
|
|
|
imxdmac->word_size = dmaengine_cfg->src_addr_width;
|
|
|
|
} else {
|
|
|
|
imxdmac->per_address = dmaengine_cfg->dst_addr;
|
|
|
|
imxdmac->watermark_level = dmaengine_cfg->dst_maxburst;
|
|
|
|
imxdmac->word_size = dmaengine_cfg->dst_addr_width;
|
|
|
|
}
|
|
|
|
|
|
|
|
switch (imxdmac->word_size) {
|
|
|
|
case DMA_SLAVE_BUSWIDTH_1_BYTE:
|
|
|
|
mode = IMX_DMA_MEMSIZE_8;
|
|
|
|
break;
|
|
|
|
case DMA_SLAVE_BUSWIDTH_2_BYTES:
|
|
|
|
mode = IMX_DMA_MEMSIZE_16;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
case DMA_SLAVE_BUSWIDTH_4_BYTES:
|
|
|
|
mode = IMX_DMA_MEMSIZE_32;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
ret = imx_dma_config_channel(imxdmac->imxdma_channel,
|
|
|
|
mode | IMX_DMA_TYPE_FIFO,
|
|
|
|
IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR,
|
|
|
|
imxdmac->dma_request, 1);
|
|
|
|
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2011-07-06 09:18:33 +00:00
|
|
|
imx_dma_config_burstlen(imxdmac->imxdma_channel,
|
|
|
|
imxdmac->watermark_level * imxdmac->word_size);
|
2010-10-06 08:25:55 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
default:
|
|
|
|
return -ENOSYS;
|
|
|
|
}
|
|
|
|
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
static enum dma_status imxdma_tx_status(struct dma_chan *chan,
|
|
|
|
dma_cookie_t cookie,
|
|
|
|
struct dma_tx_state *txstate)
|
|
|
|
{
|
2012-03-06 22:35:27 +00:00
|
|
|
return dma_cookie_status(chan, cookie, txstate);
|
2010-10-06 08:25:55 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static dma_cookie_t imxdma_tx_submit(struct dma_async_tx_descriptor *tx)
|
|
|
|
{
|
|
|
|
struct imxdma_channel *imxdmac = to_imxdma_chan(tx->chan);
|
|
|
|
dma_cookie_t cookie;
|
2012-03-02 08:28:47 +00:00
|
|
|
unsigned long flags;
|
2010-10-06 08:25:55 +00:00
|
|
|
|
2012-03-02 08:28:47 +00:00
|
|
|
spin_lock_irqsave(&imxdmac->lock, flags);
|
2012-03-06 22:34:46 +00:00
|
|
|
cookie = dma_cookie_assign(tx);
|
2012-03-02 08:28:47 +00:00
|
|
|
spin_unlock_irqrestore(&imxdmac->lock, flags);
|
2010-10-06 08:25:55 +00:00
|
|
|
|
|
|
|
return cookie;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int imxdma_alloc_chan_resources(struct dma_chan *chan)
|
|
|
|
{
|
|
|
|
struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
|
|
|
|
struct imx_dma_data *data = chan->private;
|
|
|
|
|
2012-02-28 16:08:17 +00:00
|
|
|
if (data != NULL)
|
|
|
|
imxdmac->dma_request = data->dma_request;
|
2010-10-06 08:25:55 +00:00
|
|
|
|
2012-03-02 08:28:47 +00:00
|
|
|
while (imxdmac->descs_allocated < IMXDMA_MAX_CHAN_DESCRIPTORS) {
|
|
|
|
struct imxdma_desc *desc;
|
2010-10-06 08:25:55 +00:00
|
|
|
|
2012-03-02 08:28:47 +00:00
|
|
|
desc = kzalloc(sizeof(*desc), GFP_KERNEL);
|
|
|
|
if (!desc)
|
|
|
|
break;
|
|
|
|
__memzero(&desc->desc, sizeof(struct dma_async_tx_descriptor));
|
|
|
|
dma_async_tx_descriptor_init(&desc->desc, chan);
|
|
|
|
desc->desc.tx_submit = imxdma_tx_submit;
|
|
|
|
/* txd.flags will be overwritten in prep funcs */
|
|
|
|
desc->desc.flags = DMA_CTRL_ACK;
|
|
|
|
desc->status = DMA_SUCCESS;
|
|
|
|
|
|
|
|
list_add_tail(&desc->node, &imxdmac->ld_free);
|
|
|
|
imxdmac->descs_allocated++;
|
|
|
|
}
|
2010-10-06 08:25:55 +00:00
|
|
|
|
2012-03-02 08:28:47 +00:00
|
|
|
if (!imxdmac->descs_allocated)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
return imxdmac->descs_allocated;
|
2010-10-06 08:25:55 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void imxdma_free_chan_resources(struct dma_chan *chan)
|
|
|
|
{
|
|
|
|
struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
|
2012-03-02 08:28:47 +00:00
|
|
|
struct imxdma_desc *desc, *_desc;
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&imxdmac->lock, flags);
|
2010-10-06 08:25:55 +00:00
|
|
|
|
|
|
|
imx_dma_disable(imxdmac->imxdma_channel);
|
2012-03-02 08:28:47 +00:00
|
|
|
list_splice_tail_init(&imxdmac->ld_active, &imxdmac->ld_free);
|
|
|
|
list_splice_tail_init(&imxdmac->ld_queue, &imxdmac->ld_free);
|
|
|
|
|
|
|
|
spin_unlock_irqrestore(&imxdmac->lock, flags);
|
|
|
|
|
|
|
|
list_for_each_entry_safe(desc, _desc, &imxdmac->ld_free, node) {
|
|
|
|
kfree(desc);
|
|
|
|
imxdmac->descs_allocated--;
|
|
|
|
}
|
|
|
|
INIT_LIST_HEAD(&imxdmac->ld_free);
|
2010-10-06 08:25:55 +00:00
|
|
|
|
|
|
|
if (imxdmac->sg_list) {
|
|
|
|
kfree(imxdmac->sg_list);
|
|
|
|
imxdmac->sg_list = NULL;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct dma_async_tx_descriptor *imxdma_prep_slave_sg(
|
|
|
|
struct dma_chan *chan, struct scatterlist *sgl,
|
2011-10-13 17:04:23 +00:00
|
|
|
unsigned int sg_len, enum dma_transfer_direction direction,
|
2010-10-06 08:25:55 +00:00
|
|
|
unsigned long flags)
|
|
|
|
{
|
|
|
|
struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
|
|
|
|
struct scatterlist *sg;
|
2012-03-02 08:28:47 +00:00
|
|
|
int i, dma_length = 0;
|
|
|
|
struct imxdma_desc *desc;
|
2010-10-06 08:25:55 +00:00
|
|
|
|
2012-03-02 08:28:47 +00:00
|
|
|
if (list_empty(&imxdmac->ld_free) ||
|
|
|
|
imxdma_chan_is_doing_cyclic(imxdmac))
|
2010-10-06 08:25:55 +00:00
|
|
|
return NULL;
|
|
|
|
|
2012-03-02 08:28:47 +00:00
|
|
|
desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
|
2010-10-06 08:25:55 +00:00
|
|
|
|
|
|
|
for_each_sg(sgl, sg, sg_len, i) {
|
|
|
|
dma_length += sg->length;
|
|
|
|
}
|
|
|
|
|
2011-01-12 13:13:23 +00:00
|
|
|
switch (imxdmac->word_size) {
|
|
|
|
case DMA_SLAVE_BUSWIDTH_4_BYTES:
|
|
|
|
if (sgl->length & 3 || sgl->dma_address & 3)
|
|
|
|
return NULL;
|
|
|
|
break;
|
|
|
|
case DMA_SLAVE_BUSWIDTH_2_BYTES:
|
|
|
|
if (sgl->length & 1 || sgl->dma_address & 1)
|
|
|
|
return NULL;
|
|
|
|
break;
|
|
|
|
case DMA_SLAVE_BUSWIDTH_1_BYTE:
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
2012-03-02 08:28:47 +00:00
|
|
|
desc->type = IMXDMA_DESC_SLAVE_SG;
|
|
|
|
desc->sg = sgl;
|
|
|
|
desc->sgcount = sg_len;
|
|
|
|
desc->len = dma_length;
|
|
|
|
if (direction == DMA_DEV_TO_MEM) {
|
|
|
|
desc->dmamode = DMA_MODE_READ;
|
|
|
|
desc->src = imxdmac->per_address;
|
|
|
|
} else {
|
|
|
|
desc->dmamode = DMA_MODE_WRITE;
|
|
|
|
desc->dest = imxdmac->per_address;
|
|
|
|
}
|
|
|
|
desc->desc.callback = NULL;
|
|
|
|
desc->desc.callback_param = NULL;
|
2010-10-06 08:25:55 +00:00
|
|
|
|
2012-03-02 08:28:47 +00:00
|
|
|
return &desc->desc;
|
2010-10-06 08:25:55 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static struct dma_async_tx_descriptor *imxdma_prep_dma_cyclic(
|
|
|
|
struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
|
2011-10-13 17:04:23 +00:00
|
|
|
size_t period_len, enum dma_transfer_direction direction)
|
2010-10-06 08:25:55 +00:00
|
|
|
{
|
|
|
|
struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
|
|
|
|
struct imxdma_engine *imxdma = imxdmac->imxdma;
|
2012-03-02 08:28:47 +00:00
|
|
|
struct imxdma_desc *desc;
|
|
|
|
int i;
|
2010-10-06 08:25:55 +00:00
|
|
|
unsigned int periods = buf_len / period_len;
|
|
|
|
|
|
|
|
dev_dbg(imxdma->dev, "%s channel: %d buf_len=%d period_len=%d\n",
|
|
|
|
__func__, imxdmac->channel, buf_len, period_len);
|
|
|
|
|
2012-03-02 08:28:47 +00:00
|
|
|
if (list_empty(&imxdmac->ld_free) ||
|
|
|
|
imxdma_chan_is_doing_cyclic(imxdmac))
|
2010-10-06 08:25:55 +00:00
|
|
|
return NULL;
|
|
|
|
|
2012-03-02 08:28:47 +00:00
|
|
|
desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
|
2010-10-06 08:25:55 +00:00
|
|
|
|
|
|
|
if (imxdmac->sg_list)
|
|
|
|
kfree(imxdmac->sg_list);
|
|
|
|
|
|
|
|
imxdmac->sg_list = kcalloc(periods + 1,
|
|
|
|
sizeof(struct scatterlist), GFP_KERNEL);
|
|
|
|
if (!imxdmac->sg_list)
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
sg_init_table(imxdmac->sg_list, periods);
|
|
|
|
|
|
|
|
for (i = 0; i < periods; i++) {
|
|
|
|
imxdmac->sg_list[i].page_link = 0;
|
|
|
|
imxdmac->sg_list[i].offset = 0;
|
|
|
|
imxdmac->sg_list[i].dma_address = dma_addr;
|
|
|
|
imxdmac->sg_list[i].length = period_len;
|
|
|
|
dma_addr += period_len;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* close the loop */
|
|
|
|
imxdmac->sg_list[periods].offset = 0;
|
|
|
|
imxdmac->sg_list[periods].length = 0;
|
|
|
|
imxdmac->sg_list[periods].page_link =
|
|
|
|
((unsigned long)imxdmac->sg_list | 0x01) & ~0x02;
|
|
|
|
|
2012-03-02 08:28:47 +00:00
|
|
|
desc->type = IMXDMA_DESC_CYCLIC;
|
|
|
|
desc->sg = imxdmac->sg_list;
|
|
|
|
desc->sgcount = periods;
|
|
|
|
desc->len = IMX_DMA_LENGTH_LOOP;
|
|
|
|
if (direction == DMA_DEV_TO_MEM) {
|
|
|
|
desc->dmamode = DMA_MODE_READ;
|
|
|
|
desc->src = imxdmac->per_address;
|
|
|
|
} else {
|
|
|
|
desc->dmamode = DMA_MODE_WRITE;
|
|
|
|
desc->dest = imxdmac->per_address;
|
|
|
|
}
|
|
|
|
desc->desc.callback = NULL;
|
|
|
|
desc->desc.callback_param = NULL;
|
2010-10-06 08:25:55 +00:00
|
|
|
|
2012-03-02 08:28:47 +00:00
|
|
|
return &desc->desc;
|
2010-10-06 08:25:55 +00:00
|
|
|
}
|
|
|
|
|
2012-02-28 16:08:17 +00:00
|
|
|
static struct dma_async_tx_descriptor *imxdma_prep_dma_memcpy(
|
|
|
|
struct dma_chan *chan, dma_addr_t dest,
|
|
|
|
dma_addr_t src, size_t len, unsigned long flags)
|
|
|
|
{
|
|
|
|
struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
|
|
|
|
struct imxdma_engine *imxdma = imxdmac->imxdma;
|
2012-03-02 08:28:47 +00:00
|
|
|
struct imxdma_desc *desc;
|
2012-02-28 16:08:17 +00:00
|
|
|
|
|
|
|
dev_dbg(imxdma->dev, "%s channel: %d src=0x%x dst=0x%x len=%d\n",
|
|
|
|
__func__, imxdmac->channel, src, dest, len);
|
|
|
|
|
2012-03-02 08:28:47 +00:00
|
|
|
if (list_empty(&imxdmac->ld_free) ||
|
|
|
|
imxdma_chan_is_doing_cyclic(imxdmac))
|
2012-02-28 16:08:17 +00:00
|
|
|
return NULL;
|
|
|
|
|
2012-03-02 08:28:47 +00:00
|
|
|
desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
|
2012-02-28 16:08:17 +00:00
|
|
|
|
2012-03-02 08:28:47 +00:00
|
|
|
desc->type = IMXDMA_DESC_MEMCPY;
|
|
|
|
desc->src = src;
|
|
|
|
desc->dest = dest;
|
|
|
|
desc->len = len;
|
|
|
|
desc->dmamode = DMA_MODE_WRITE;
|
|
|
|
desc->config_port = IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR;
|
|
|
|
desc->config_mem = IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR;
|
|
|
|
desc->desc.callback = NULL;
|
|
|
|
desc->desc.callback_param = NULL;
|
2012-02-28 16:08:17 +00:00
|
|
|
|
2012-03-02 08:28:47 +00:00
|
|
|
return &desc->desc;
|
2012-02-28 16:08:17 +00:00
|
|
|
}
|
|
|
|
|
2010-10-06 08:25:55 +00:00
|
|
|
static void imxdma_issue_pending(struct dma_chan *chan)
|
|
|
|
{
|
2012-01-09 09:32:49 +00:00
|
|
|
struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
|
2012-03-02 08:28:47 +00:00
|
|
|
struct imxdma_engine *imxdma = imxdmac->imxdma;
|
|
|
|
struct imxdma_desc *desc;
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&imxdmac->lock, flags);
|
|
|
|
if (list_empty(&imxdmac->ld_active) &&
|
|
|
|
!list_empty(&imxdmac->ld_queue)) {
|
|
|
|
desc = list_first_entry(&imxdmac->ld_queue,
|
|
|
|
struct imxdma_desc, node);
|
|
|
|
|
|
|
|
if (imxdma_xfer_desc(desc) < 0) {
|
|
|
|
dev_warn(imxdma->dev,
|
|
|
|
"%s: channel: %d couldn't issue DMA xfer\n",
|
|
|
|
__func__, imxdmac->channel);
|
|
|
|
} else {
|
|
|
|
list_move_tail(imxdmac->ld_queue.next,
|
|
|
|
&imxdmac->ld_active);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
spin_unlock_irqrestore(&imxdmac->lock, flags);
|
2010-10-06 08:25:55 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int __init imxdma_probe(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
struct imxdma_engine *imxdma;
|
|
|
|
int ret, i;
|
|
|
|
|
|
|
|
imxdma = kzalloc(sizeof(*imxdma), GFP_KERNEL);
|
|
|
|
if (!imxdma)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
INIT_LIST_HEAD(&imxdma->dma_device.channels);
|
|
|
|
|
2011-01-31 10:35:59 +00:00
|
|
|
dma_cap_set(DMA_SLAVE, imxdma->dma_device.cap_mask);
|
|
|
|
dma_cap_set(DMA_CYCLIC, imxdma->dma_device.cap_mask);
|
2012-02-28 16:08:17 +00:00
|
|
|
dma_cap_set(DMA_MEMCPY, imxdma->dma_device.cap_mask);
|
2011-01-31 10:35:59 +00:00
|
|
|
|
2010-10-06 08:25:55 +00:00
|
|
|
/* Initialize channel parameters */
|
|
|
|
for (i = 0; i < MAX_DMA_CHANNELS; i++) {
|
|
|
|
struct imxdma_channel *imxdmac = &imxdma->channel[i];
|
|
|
|
|
|
|
|
imxdmac->imxdma_channel = imx_dma_request_by_prio("dmaengine",
|
|
|
|
DMA_PRIO_MEDIUM);
|
2010-10-20 06:37:19 +00:00
|
|
|
if ((int)imxdmac->channel < 0) {
|
|
|
|
ret = -ENODEV;
|
2010-10-06 08:25:55 +00:00
|
|
|
goto err_init;
|
2010-10-20 06:37:19 +00:00
|
|
|
}
|
2010-10-06 08:25:55 +00:00
|
|
|
|
|
|
|
imx_dma_setup_handlers(imxdmac->imxdma_channel,
|
|
|
|
imxdma_irq_handler, imxdma_err_handler, imxdmac);
|
|
|
|
|
|
|
|
imxdmac->imxdma = imxdma;
|
|
|
|
spin_lock_init(&imxdmac->lock);
|
|
|
|
|
2012-03-02 08:28:47 +00:00
|
|
|
INIT_LIST_HEAD(&imxdmac->ld_queue);
|
|
|
|
INIT_LIST_HEAD(&imxdmac->ld_free);
|
|
|
|
INIT_LIST_HEAD(&imxdmac->ld_active);
|
|
|
|
|
|
|
|
tasklet_init(&imxdmac->dma_tasklet, imxdma_tasklet,
|
|
|
|
(unsigned long)imxdmac);
|
2010-10-06 08:25:55 +00:00
|
|
|
imxdmac->chan.device = &imxdma->dma_device;
|
2012-03-06 22:36:27 +00:00
|
|
|
dma_cookie_init(&imxdmac->chan);
|
2010-10-06 08:25:55 +00:00
|
|
|
imxdmac->channel = i;
|
|
|
|
|
|
|
|
/* Add the channel to the DMAC list */
|
2012-03-02 08:28:47 +00:00
|
|
|
list_add_tail(&imxdmac->chan.device_node,
|
|
|
|
&imxdma->dma_device.channels);
|
2010-10-06 08:25:55 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
imxdma->dev = &pdev->dev;
|
|
|
|
imxdma->dma_device.dev = &pdev->dev;
|
|
|
|
|
|
|
|
imxdma->dma_device.device_alloc_chan_resources = imxdma_alloc_chan_resources;
|
|
|
|
imxdma->dma_device.device_free_chan_resources = imxdma_free_chan_resources;
|
|
|
|
imxdma->dma_device.device_tx_status = imxdma_tx_status;
|
|
|
|
imxdma->dma_device.device_prep_slave_sg = imxdma_prep_slave_sg;
|
|
|
|
imxdma->dma_device.device_prep_dma_cyclic = imxdma_prep_dma_cyclic;
|
2012-02-28 16:08:17 +00:00
|
|
|
imxdma->dma_device.device_prep_dma_memcpy = imxdma_prep_dma_memcpy;
|
2010-10-06 08:25:55 +00:00
|
|
|
imxdma->dma_device.device_control = imxdma_control;
|
|
|
|
imxdma->dma_device.device_issue_pending = imxdma_issue_pending;
|
|
|
|
|
|
|
|
platform_set_drvdata(pdev, imxdma);
|
|
|
|
|
2012-02-28 16:08:17 +00:00
|
|
|
imxdma->dma_device.copy_align = 2; /* 2^2 = 4 bytes alignment */
|
2011-01-12 12:14:37 +00:00
|
|
|
imxdma->dma_device.dev->dma_parms = &imxdma->dma_parms;
|
|
|
|
dma_set_max_seg_size(imxdma->dma_device.dev, 0xffffff);
|
|
|
|
|
2010-10-06 08:25:55 +00:00
|
|
|
ret = dma_async_device_register(&imxdma->dma_device);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(&pdev->dev, "unable to register\n");
|
|
|
|
goto err_init;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
err_init:
|
2010-11-02 01:12:57 +00:00
|
|
|
while (--i >= 0) {
|
2010-10-06 08:25:55 +00:00
|
|
|
struct imxdma_channel *imxdmac = &imxdma->channel[i];
|
|
|
|
imx_dma_free(imxdmac->imxdma_channel);
|
|
|
|
}
|
|
|
|
|
|
|
|
kfree(imxdma);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int __exit imxdma_remove(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
struct imxdma_engine *imxdma = platform_get_drvdata(pdev);
|
|
|
|
int i;
|
|
|
|
|
|
|
|
dma_async_device_unregister(&imxdma->dma_device);
|
|
|
|
|
|
|
|
for (i = 0; i < MAX_DMA_CHANNELS; i++) {
|
|
|
|
struct imxdma_channel *imxdmac = &imxdma->channel[i];
|
|
|
|
|
|
|
|
imx_dma_free(imxdmac->imxdma_channel);
|
|
|
|
}
|
|
|
|
|
|
|
|
kfree(imxdma);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct platform_driver imxdma_driver = {
|
|
|
|
.driver = {
|
|
|
|
.name = "imx-dma",
|
|
|
|
},
|
|
|
|
.remove = __exit_p(imxdma_remove),
|
|
|
|
};
|
|
|
|
|
|
|
|
static int __init imxdma_module_init(void)
|
|
|
|
{
|
|
|
|
return platform_driver_probe(&imxdma_driver, imxdma_probe);
|
|
|
|
}
|
|
|
|
subsys_initcall(imxdma_module_init);
|
|
|
|
|
|
|
|
MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>");
|
|
|
|
MODULE_DESCRIPTION("i.MX dma driver");
|
|
|
|
MODULE_LICENSE("GPL");
|